- Short-Circuit Protection
- Offset-Voltage Null Capability
- Large Common-Mode and Differential Voltage Ranges
- No Frequency Compensation Required
- Low Power Consumption
- No Latch-Up
- Designed to Be Interchangeable With Fairchild μΑ741

#### description

The μA741 is a general-purpose operational amplifier featuring offset-voltage null capability.

The high common-mode input voltage range and the absence of latch-up make the amplifier ideal for voltage-follower applications. The device is short-circuit protected and the internal frequency compensation ensures stability without external components. A low value potentiometer may be connected between the offset null inputs to null out the offset voltage as shown in Figure 2.

The  $\mu$ A741C is characterized for operation from 0°C to 70°C. The  $\mu$ A741I is characterized for operation from -40°C to 85°C.The  $\mu$ A741M is characterized for operation over the full military temperature range of -55°C to 125°C.

#### symbol



# μΑ741M ... J PACKAGE (TOP VIEW)



μΑ741M . . . JG PACKAGE μΑ741C, μΑ741I . . . D, P, OR PW PACKAGE (TOP VIEW)



μΑ741M . . . U PACKAGE (TOP VIEW)



μΑ741M . . . FK PACKAGE (TOP VIEW)



NC - No internal connection



#### **AVAILABLE OPTIONS**

|                | PACKAGED DEVICES        |                         |                       |                        |                       |               | CLUD                |                     |
|----------------|-------------------------|-------------------------|-----------------------|------------------------|-----------------------|---------------|---------------------|---------------------|
| TA             | SMALL<br>OUTLINE<br>(D) | CHIP<br>CARRIER<br>(FK) | CERAMIC<br>DIP<br>(J) | CERAMIC<br>DIP<br>(JG) | PLASTIC<br>DIP<br>(P) | TSSOP<br>(PW) | FLAT<br>PACK<br>(U) | CHIP<br>FORM<br>(Y) |
| 0°C to 70°C    | μΑ741CD                 |                         |                       |                        | μΑ741CP               | μΑ741CPW      |                     | μΑ741Υ              |
| -40°C to 85°C  | μΑ741ID                 |                         |                       |                        | μΑ741IP               |               |                     |                     |
| -55°C to 125°C |                         | μΑ741MFK                | μA741MJ               | μΑ741MJG               |                       |               | μΑ741MU             |                     |

The D package is available taped and reeled. Add the suffix R (e.g.,  $\mu$ A741CDR).

#### schematic



| <b>Component Count</b> |    |  |
|------------------------|----|--|
| Transistors            | 22 |  |
| Resistors              | 11 |  |
| Diode                  | 1  |  |
| Capacitor              | 1  |  |



#### μΑ741Y chip information

This chip, when properly assembled, displays characteristics similar to the  $\mu$ A741C. Thermal compression or ultrasonic bonding may be used on the doped-aluminum bonding pads. Chips may be mounted with conductive epoxy or a gold-silicon preform.



SLOS094B - NOVEMBER 1970 - REVISED SEPTEMBER 2000

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

|                                                                                  |                      | μ <b>Α741C</b>               | μ <b>Α741</b> Ι | μ <b>Α741Μ</b> | UNIT |
|----------------------------------------------------------------------------------|----------------------|------------------------------|-----------------|----------------|------|
| Supply voltage, V <sub>CC+</sub> (see Note 1)                                    |                      |                              | 22              | 22             | V    |
| Supply voltage, V <sub>CC</sub> (see Note 1)                                     |                      | -18                          | -22             | -22            | V    |
| Differential input voltage, V <sub>ID</sub> (see Note 2)                         |                      | ±15                          | ±30             | ±30            | V    |
| Input voltage, V <sub>I</sub> any input (see Notes 1 and 3)                      |                      | ±15                          | ±15             | ±15            | V    |
| Voltage between offset null (either OFFSET N1 or OFFSET N2) ar                   | nd V <sub>CC</sub> _ | ±15                          | ±0.5            | ±0.5           | V    |
| Duration of output short circuit (see Note 4)                                    |                      | unlimited                    | unlimited       | unlimited      |      |
| Continuous total power dissipation                                               |                      | See Dissipation Rating Table |                 |                |      |
| Operating free-air temperature range, TA                                         |                      | 0 to 70                      | -40 to 85       | -55 to 125     | °C   |
| Storage temperature range                                                        |                      | -65 to 150                   | -65 to 150      | -65 to 150     | °C   |
| Case temperature for 60 seconds FK package                                       |                      |                              |                 | 260            | °C   |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds                     | J, JG, or U package  |                              |                 | 300            | °C   |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds D, P, or PW package |                      | 260                          | 260             |                | °C   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, unless otherwise noted, are with respect to the midpoint between VCC+ and VCC-.
  - 2. Differential voltages are at IN+ with respect to IN-.
  - 3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 V, whichever is less.
  - 4. The output may be shorted to ground or either power supply. For the μA741M only, the unlimited duration of the short circuit applies at (or below) 125°C case temperature or 75°C free-air temperature.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING<br>FACTOR | DERATE<br>ABOVE T <sub>A</sub> | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|--------------------|--------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D       | 500 mW                                | 5.8 mW/°C          | 64°C                           | 464 mW                                | 377 mW                                | N/A                                    |
| FK      | 500 mW                                | 11.0 mW/°C         | 105°C                          | 500 mW                                | 500 mW                                | 275 mW                                 |
| J       | 500 mW                                | 11.0 mW/°C         | 105°C                          | 500 mW                                | 500 mW                                | 275 mW                                 |
| JG      | 500 mW                                | 8.4 mW/°C          | 90°C                           | 500 mW                                | 500 mW                                | 210 mW                                 |
| Р       | 500 mW                                | N/A                | N/A                            | 500 mW                                | 500 mW                                | N/A                                    |
| PW      | 525 mW                                | 4.2 mW/°C          | 25°C                           | 336 mW                                | N/A                                   | N/A                                    |
| U       | 500 mW                                | 5.4 mW/°C          | 57°C                           | 432 mW                                | 351 mW                                | 135 mW                                 |



SLOS094B - NOVEMBER 1970 - REVISED SEPTEMBER 2000

# electrical characteristics at specified free-air temperature, $V_{\text{CC}\pm}$ = $\pm 15$ V (unless otherwise noted)

|                    | PARAMETER                         | TEST                                   | - +              | ŀ   | ι <b>Α741C</b> |     | μ <b>Α74</b> | <b>1Ι,</b> μ <b>Α7</b> | 41M  | UNIT      |
|--------------------|-----------------------------------|----------------------------------------|------------------|-----|----------------|-----|--------------|------------------------|------|-----------|
|                    | PARAMETER                         | CONDITIONS                             | T <sub>A</sub> † | MIN | TYP            | MAX | MIN          | TYP                    | MAX  | UNII      |
| VIO                | Input offset voltage              | V <sub>O</sub> = 0                     | 25°C             |     | 1              | 6   |              | 1                      | 5    | mV        |
| ٧١٥                | input onset voltage               | •0-°                                   | Full range       |     |                | 7.5 |              |                        | 6    | 111 V     |
| $\Delta V$ IO(adj) | Offset voltage adjust range       | VO = 0                                 | 25°C             |     | ±15            |     |              | ±15                    |      | mV        |
| lio                | Input offset current              | V <sub>O</sub> = 0                     | 25°C             |     | 20             | 200 |              | 20                     | 200  | nA        |
| liO                | Input onset current               | 10-0                                   | Full range       |     |                | 300 |              |                        | 500  | ПА        |
| l <sub>IB</sub>    | Input bias current                | V <sub>O</sub> = 0                     | 25°C             |     | 80             | 500 |              | 80                     | 500  | nA        |
| ΊΒ                 | input bias current                | 10-0                                   | Full range       |     |                | 800 |              |                        | 1500 | ПА        |
| VICR               | Common-mode input                 |                                        | 25°C             | ±12 | ±13            |     | ±12          | ±13                    |      | V         |
| VICK               | voltage range                     |                                        | Full range       | ±12 |                |     | ±12          |                        |      | V         |
|                    |                                   | $R_L = 10 \text{ k}\Omega$             | 25°C             | ±12 | ±14            |     | ±12          | ±14                    |      |           |
| VOM                | Maximum peak output voltage swing | $R_L \ge 10 \text{ k}\Omega$           | Full range       | ±12 |                |     | ±12          |                        |      | · V       |
| VOM                |                                   | $R_L = 2 k\Omega$                      | 25°C             | ±10 | ±13            |     | ±10          | ±13                    |      |           |
|                    |                                   | $R_L \ge 2 k\Omega$                    | Full range       | ±10 |                |     | ±10          |                        |      |           |
| Δ, τρ              | Large-signal differential         | $R_L \ge 2 k\Omega$                    | 25°C             | 20  | 200            |     | 50           | 200                    |      | V/mV      |
| AVD                | voltage amplification             | V <sub>O</sub> = ±10 V                 | Full range       | 15  |                |     | 25           |                        |      | V/IIIV    |
| rį                 | Input resistance                  |                                        | 25°C             | 0.3 | 2              |     | 0.3          | 2                      |      | $M\Omega$ |
| r <sub>O</sub>     | Output resistance                 | $V_O = 0$ , See Note 5                 | 25°C             |     | 75             |     |              | 75                     |      | Ω         |
| Ci                 | Input capacitance                 |                                        | 25°C             |     | 1.4            |     |              | 1.4                    |      | pF        |
| CMRR               | Common-mode rejection             | V <sub>IC</sub> = V <sub>ICR</sub> min | 25°C             | 70  | 90             |     | 70           | 90                     |      | dB        |
| CIVILLIA           | ratio                             | VIC - VICRIIIII                        | Full range       | 70  |                |     | 70           |                        |      | uБ        |
| kovo               | Supply voltage sensitivity        | V <sub>CC</sub> = ±9 V to ±15 V        | 25°C             |     | 30             | 150 |              | 30                     | 150  | μV/V      |
| ksvs               | (ΔVΙΟ/ΔVCC)                       | ACC = ±9 A 10 ± 12 A                   | Full range       |     |                | 150 |              |                        | 150  | μν/ν      |
| los                | Short-circuit output current      |                                        | 25°C             |     | ±25            | ±40 |              | ±25                    | ±40  | mA        |
| lcc                | ICC Supply current VO = 0         | $V_{O} = 0$ , No load                  | 25°C             |     | 1.7            | 2.8 |              | 1.7                    | 2.8  | mA        |
| -00                | Cappiy current                    | VO = 0,  VO = 0                        | Full range       |     |                | 3.3 |              |                        | 3.3  |           |
| PD                 | Total power dissipation           | $V_{\Omega} = 0$ , No load             | 25°C             |     | 50             | 85  |              | 50                     | 85   | mW        |
| ח. ו               | rotal power dissipation           | VO = U, No load                        | Full range       |     |                | 100 |              |                        | 100  | mvv       |

<sup>†</sup> All characteristics are measured under open-loop conditions with zero common-mode input voltage unless otherwise specified. Full range for the  $\mu$ A741C is 0°C to 70°C, the  $\mu$ A741I is -40°C to 85°C, and the  $\mu$ A741M is -55°C to 125°C.

# operating characteristics, $V_{CC\pm}$ = $\pm 15$ V, $T_A$ = $25^{\circ}C$

| PARAMETER      |                         | TEST CO                                            | MOITIONS                       | μ <b>Α741C</b> |     | μ <b>Α741Ι,</b> μ <b>Α741Μ</b> |     |     | UNIT |      |
|----------------|-------------------------|----------------------------------------------------|--------------------------------|----------------|-----|--------------------------------|-----|-----|------|------|
|                | PARAMETER               | 1231 00                                            | TEST CONDITIONS                |                | TYP | MAX                            | MIN | TYP | MAX  | UNIT |
| t <sub>r</sub> | Rise time               | $V_1 = 20 \text{ mV},$                             | $R_L = 2 k\Omega$ ,            |                | 0.3 |                                |     | 0.3 |      | μs   |
|                | Overshoot factor        | $C_L = 100 pF$ ,                                   | See Figure 1                   |                | 5%  |                                |     | 5%  |      |      |
| SR             | Slew rate at unity gain | V <sub>I</sub> = 10 V,<br>C <sub>L</sub> = 100 pF, | $R_L = 2 kΩ$ ,<br>See Figure 1 |                | 0.5 |                                |     | 0.5 |      | V/μs |



NOTE 5: This typical value applies only at frequencies above a few hundred hertz because of the effects of drift and thermal feedback.

SLOS094B - NOVEMBER 1970 - REVISED SEPTEMBER 2000

# electrical characteristics at specified free-air temperature, $V_{CC\pm}$ = $\pm 15$ V, $T_A$ = $25^{\circ}C$ (unless otherwise noted)

|                      | DADAMETED                                                    | TEST CONDITIONS                                 | ļ   | ι <b>Α741Υ</b> |     | UNIT |
|----------------------|--------------------------------------------------------------|-------------------------------------------------|-----|----------------|-----|------|
|                      | PARAMETER                                                    | TEST CONDITIONS                                 | MIN | TYP            | MAX | UNII |
| VIO                  | Input offset voltage                                         | V <sub>O</sub> = 0                              |     | 1              | 6   | mV   |
| $\Delta V_{IO(adj)}$ | Offset voltage adjust range                                  | V <sub>O</sub> = 0                              |     | ±15            |     | mV   |
| I <sub>IO</sub>      | Input offset current                                         | V <sub>O</sub> = 0                              |     | 20             | 200 | nA   |
| I <sub>IB</sub>      | Input bias current                                           | V <sub>O</sub> = 0                              |     | 80             | 500 | nA   |
| VICR                 | Common-mode input voltage range                              |                                                 | ±12 | ±13            |     | V    |
| V                    | Maximum peak output valtage awing                            | R <sub>L</sub> = 10 kΩ                          | ±12 | ±14            |     | V    |
| VOM                  | Maximum peak output voltage swing                            | $R_L = 2 k\Omega$                               | ±10 | ±13            |     | v    |
| $A_{VD}$             | Large-signal differential voltage amplification              | $R_L \ge 2 k\Omega$                             | 20  | 200            |     | V/mV |
| rį                   | Input resistance                                             |                                                 | 0.3 | 2              |     | МΩ   |
| r <sub>O</sub>       | Output resistance                                            | $V_O = 0$ , See Note 5                          |     | 75             |     | Ω    |
| Ci                   | Input capacitance                                            |                                                 |     | 1.4            |     | pF   |
| CMRR                 | Common-mode rejection ratio                                  | V <sub>IC</sub> = V <sub>ICR</sub> min          | 70  | 90             |     | dB   |
| ksvs                 | Supply voltage sensitivity ( $\Delta V_{IO}/\Delta V_{CC}$ ) | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$ |     | 30             | 150 | μV/V |
| los                  | Short-circuit output current                                 |                                                 |     | ±25            | ±40 | mA   |
| Icc                  | Supply current                                               | $V_O = 0$ , No load                             |     | 1.7            | 2.8 | mA   |
| PD                   | Total power dissipation                                      | V <sub>O</sub> = 0, No load                     |     | 50             | 85  | mW   |

<sup>†</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage unless otherwise specified.

NOTE 5: This typical value applies only at frequencies above a few hundred hertz because of the effects of drift and thermal feedback.

# operating characteristics, $V_{CC}\pm$ = ±15 V, $T_A$ = 25°C

|                | PARAMETER               | TEST CONDITIONS                                                                                                | μ <b>Α741Υ</b> |     |     | UNIT |
|----------------|-------------------------|----------------------------------------------------------------------------------------------------------------|----------------|-----|-----|------|
|                | PARAMETER               | TEST CONDITIONS                                                                                                | MIN            | TYP | MAX | UNIT |
| t <sub>r</sub> | Rise time               | $V_{\parallel} = 20 \text{ mV},  R_{\perp} = 2 \text{ k}\Omega,$                                               |                | 0.3 |     | μs   |
|                | Overshoot factor        | C <sub>L</sub> = 100 pF, See Figure 1                                                                          |                | 5%  |     |      |
| SR             | Slew rate at unity gain | $V_{I} = 10 \text{ V}, \qquad R_{L} = 2 \text{ k}\Omega,$ $C_{L} = 100 \text{ pF}, \qquad \text{See Figure 1}$ |                | 0.5 |     | V/µs |



#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Rise Time, Overshoot, and Slew Rate

#### **APPLICATION INFORMATION**

Figure 2 shows a diagram for an input offset voltage null circuit.



Figure 2. Input Offset Voltage Null Circuit

#### TYPICAL CHARACTERISTICS<sup>†</sup>



#### **MAXIMUM PEAK OUTPUT VOLTAGE**



<sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



#### **TYPICAL CHARACTERISTICS**



#### **OPEN-LOOP SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION** vs SUPPLY VOLTAGE 400 V<sub>O</sub> = ±10 V $R_L = 2 k\Omega$ T<sub>A</sub> = 25°C A<sub>VD</sub>- Open-Loop Signal Differential 200 Voltage Amplification - V/mV 100 40 20 10 2 0 4 6 8 10 12 14 16 18 20 V<sub>CC±</sub> - Supply Voltage - V

Figure 7

# OPEN-LOOP LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION

vs **FREQUENCY** 110  $V_{CC+} = 15 V$ 100 V<sub>CC</sub>\_ = -15 V 90 A<sub>VD</sub> - Open-Loop Signal Differential  $V_0 = \pm 10 \text{ V}$  $R_1 = 2 k\Omega$ 80 Voltage Amplification - dB TA = 25°C 70 60 50 40 30 20 10 0 -10 100 10k 100k 1M 10 1k 10M f - Frequency - Hz



#### TYPICAL CHARACTERISTICS



# VOLTAGE-FOLLOWER LARGE-SIGNAL PULSE RESPONSE





Figure 10

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.





# TRIPLE VOLTAGE REGULATOR

- ONLY TWO CELL NEED AS INPUT
- THREE REGULATED OUTPUT
   1) HIGH EFFICENCY PFM DC/DC
   CONVERTER 3.3V AT 200mA (87%
   EFFICENCY)
   2) VERY LOW NOISE AND VERY LOW
   DROP V<sub>REG</sub> (3V AT 20mA)
   3) VERY LOW NOISE AAND VERY LOW
   DROP V<sub>REG</sub> (1.9V AT 20mA)
- LOGIC CONTROLLED ELECTRONIC SHUTDOWN
- LOW BATTERY DETECTOR
- VIRTUAL GND PIN
- TEMPERATURA RANGE: -40 TO 85°C



#### **SCHEMATIC DIAGRAM**



November 2000 1/11

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                                     | Parameter                                   | Value                        | Unit |
|--------------------------------------------|---------------------------------------------|------------------------------|------|
| V <sub>IN</sub>                            | DC Input Voltage (Both IN_Linear and IN_SW) | -0.3 to 7                    | V    |
| V <sub>SHDN</sub>                          | Shutdown Input Voltage                      | -0.3 to V <sub>IN</sub> +0.3 | V    |
| $V_{LX}$                                   | Switch Voltage                              | -0.3 to 7                    | V    |
| $V_{LBO}$                                  | Low Battery Output Voltage                  | -0.3 to 7                    | V    |
| $V_{virtual\_GND}$                         | Virtual GND Output Voltage                  | -0.3 to 7                    | V    |
| $I_{LBO}$                                  | Low Battery Output Maximum Current          | 30                           | mA   |
| I <sub>virtual_GND</sub>                   | Virtual GND Output Maximum Current          | 30                           | mA   |
| T <sub>stg</sub> Storage Temperature Range |                                             | -65 to +150                  | °C   |
| T <sub>op</sub>                            | Operating Junction Temperature Range        | -40 to +85                   | °C   |

#### **THERMAL DATA**

| Symbol               | Parameter                               | Value | Unit |
|----------------------|-----------------------------------------|-------|------|
| R <sub>thj-amb</sub> | Thermal Resistance Junction-ambient (*) | 160   | °C/W |

#### **ORDER CODES**

| Туре      | Package             | Comment                             |  |  |  |
|-----------|---------------------|-------------------------------------|--|--|--|
| ST3M01D   | SO-14               | 50 parts per tube / 20 tube per box |  |  |  |
| ST3M01DTR | SO-14 (Tape & Reel) | 2500 parts per reel                 |  |  |  |

2/11

#### **CONNECTION DIAGRAM** (top view)



#### **PIN DESCRIPTION**

| Pin N° | Symbol             | Name and Function                                                                                               |
|--------|--------------------|-----------------------------------------------------------------------------------------------------------------|
| 1      | GND SW             | Switching Ground. Must be low impedance; solder directly to GND plane                                           |
| 2      | GND SW             | Switching Ground. Must be low impedance; solder directly to GND plane                                           |
| 3      | Virtual GND        | Virtual GND. Open Drain N-Cnannel MOSFET: must be high impedance when the Low Battery condition is detected.    |
| 4      | LBO                | Low Battery Output. Open Drain N-Cnannel MOSFET: sinks current when the input voltage drops below 2V typically. |
| 5      | $V_{REF}$          | Reference Voltage Output. Bypass with 0.1 μF to improve the linears V <sub>REF</sub>                            |
|        |                    | thermal noise performance.                                                                                      |
| 6      | IN Linear          | Linear Input. Must be connected togheter with IN SW to the input supply.                                        |
| 7      | OUT L <sub>B</sub> | Linear B Output port. 1.9V typically.                                                                           |
| 8      | SHDN               | Shutdown Input. Disables the SMPS and L <sub>A</sub> output, but the L <sub>B</sub> , the                       |
|        |                    | referencevoltage and the low batery comparator remain active.                                                   |
| 9      | GND Signal         | Signal GND. Must be connected togheter with the Switching Ground.                                               |
| 10     | OUT L <sub>A</sub> | Linear A Output port. 3V typically.                                                                             |
| 11     | OUT DC/DC          | DC/DC Output Port: 3.3V typically.                                                                              |
| 12     | IN SW              | SMPS Input. Must be connected togheter with IN_Linear to the input supply.                                      |
| 13     | LX                 | 1.5A N-Channel Power MOSFET Drain.                                                                              |
| 14     | LX                 | 1.5A N-Channel Power MOSFET Drain.                                                                              |

**ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, please refer to the typical operating circut of the pag 1 for the external components values and connections. Unless otherwise noted  $V_{SHDN}$ =HIGH)

| Symbol                 | Parameter                                                                                        | Test Conditions                                                                                                                                                                                                                                                                                                                         | Min. | Тур. | Max.  | Unit          |
|------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|---------------|
| VI                     | Operating Input Voltage                                                                          |                                                                                                                                                                                                                                                                                                                                         | 1.9  |      | 3.3   | V             |
| V <sub>O(DC/DC)</sub>  | DC/DC Converter Output<br>Voltage (Test Circuit A)                                               | $ \begin{array}{lll} 2.24 < V_{IN} < 3.3V; & 0 < I_{O(DC/DC)} < 200 mA; \\ 0 < I_{O(LA)} < 20 mA; & 0 < I_{O(LB)} < 20 mA; \\ -40 < T_{J} < 85 \ ^{\circ}C \end{array} $                                                                                                                                                                | 3.2  | 3.3  | 3.415 | V             |
| ν                      | DC/DC Converter Efficency                                                                        | $V_{IN}$ =2.4V; $I_{O(DC/DC)}$ =100mA; $I_{O(LA)}$ =0mA; $I_{O(LB)}$ =0mA; $I_{J}$ = 25°C                                                                                                                                                                                                                                               |      | 87   |       | %             |
| V <sub>O(LA)</sub>     | Linear A Output Voltage<br>(Test Circuit A)                                                      | 2.24 <v<sub>IN&lt;3.3V; 0<i<sub>O(DC/DC)&lt;200mA;<br/>0<i<sub>O(LA)&lt;20mA; 0<i<sub>O(LB)&lt;20mA;<br/>-40 &lt; T<sub>J</sub> &lt; 85°C</i<sub></i<sub></i<sub></v<sub>                                                                                                                                                               | 2.93 | 3    | 3.09  | V             |
| V <sub>O(LB)</sub>     | Linear B Output Voltage<br>(Test Circuit A)                                                      | 2.24 <v<sub>IN&lt;3.3V; 0<i<sub>O(DC/DC)&lt;200mA;<br/>0<i<sub>O(LA)&lt;20mA; 0<i<sub>O(LB)&lt;20mA;<br/>-40 &lt; T<sub>J</sub> &lt; 85°C</i<sub></i<sub></i<sub></v<sub>                                                                                                                                                               | 1.86 | 1.9  | 1.955 | V             |
| e <sub>N(LA)</sub>     | Linear A Thermal Output<br>Noise Voltage (Note 2)                                                | $\begin{array}{lll} V_{\text{IN}} \! = \! 2.4 \text{V}; & V_{\text{O(DC/DC)}} \! = \! 3.5 \text{V}; \\ I_{\text{O(LA)}} \! = \! 20 \text{mA}; & 10 < \text{f} < 80 \text{KHz}; \\ C_{\text{O(LA)}} \! = \! 1 \mu \text{F}; & C_{\text{REF}} \! = \! 0.1 \mu \text{F}; & T_{\text{J}} = 25 ^{\circ} \text{C} \end{array}$                |      | 60   |       | $\mu V_{rms}$ |
| e <sub>N(LB)</sub>     | Linear B Thermal Output<br>Noise Voltage (Note 2)                                                | $\begin{aligned} & V_{\text{IN}} \!\!=\!\! 2.4 \text{V}; & V_{\text{O(DC/DC)}} \!\!=\!\! 3.5 \text{V}; \\ & I_{\text{O(LB)}} \!\!=\!\! 20 \text{mA}; & 10 < \text{f} < 80 \text{KHz}; \\ & C_{\text{O(LB)}} \!\!=\!\! 1 \mu \text{F}; & C_{\text{REF}} \!\!=\!\! 0.1 \mu \text{F}; & T_{\text{J}} = 25 ^{\circ} \text{C} \end{aligned}$ |      | 35   |       | $\mu V_{rms}$ |
| I <sub>q(OFF)</sub>    | Quiescent Current OFF<br>Mode DC/DC & L <sub>A</sub> OFF L <sub>B</sub><br>ON) (Test Circuit E)  | $V_{IN}$ =3.3V; No Load; $V_{SHDN}$ =LOW; $T_{J}$ = 25°C                                                                                                                                                                                                                                                                                |      | 75   |       | μΑ            |
| I <sub>q(OFF)</sub>    | Quiescent Current OFF<br>Mode (DC/DC & L <sub>A</sub> OFF L <sub>B</sub><br>ON) (Test Circuit F) | $V_{IN}$ =1.9V; No Load; $V_{SHDN}$ =HIGH; $T_J$ = 25°C                                                                                                                                                                                                                                                                                 |      | 50   |       | μΑ            |
| I <sub>S(DC/DC)</sub>  | DC/DC Supply Current<br>(Test Circuit B)                                                         | $V_{IN}$ =2.24V; No Load; $T_J$ = 25°C                                                                                                                                                                                                                                                                                                  |      | 100  |       | μΑ            |
| I <sub>q(LA)</sub>     | Linear A Quiescent Current (Test Circuit C)                                                      | $V_{IN}$ =2.24V; $V_{O(DC/DC)}$ =3.5V; $I_{O(LA)}$ =10mA; $T_{J}$ = 25°C                                                                                                                                                                                                                                                                |      | 220  |       | μА            |
| $I_{q(LB)}$            | Linear B Quiescent Current (Test Circuit C)                                                      | $V_{IN}$ =2.24V; $V_{O(DC/DC)}$ =3.5V; $I_{O(LB)}$ =10mA; $T_{J}$ = 25°C                                                                                                                                                                                                                                                                |      | 75   |       | μΑ            |
| $V_{BATT}$             | Low Battery Detection<br>Range                                                                   | V <sub>SHDN</sub> =HIGH with falling edge                                                                                                                                                                                                                                                                                               | 1.96 | 2    | 2.04  | V             |
| V <sub>BATT(HYS)</sub> | Low Battery Detection<br>Hysteresys                                                              |                                                                                                                                                                                                                                                                                                                                         |      | 150  | 200   | mV            |
| R <sub>ON(LBO)</sub>   | LBO R <sub>DSON</sub>                                                                            | $V_{IN}=1.9V;$ $I_{D}=5mA;$ $T_{J}=25^{\circ}C$                                                                                                                                                                                                                                                                                         |      | 10   |       | Ω             |
| V <sub>ih</sub>        | Control Input Logic Low                                                                          | V <sub>IN</sub> >2.24V; -40 < T <sub>J</sub> < 85°C                                                                                                                                                                                                                                                                                     |      |      | 0.4   | V             |
| V <sub>il</sub>        | Control Input Logic High                                                                         | V <sub>IN</sub> >2.24V; -40 < TJ < 85°C                                                                                                                                                                                                                                                                                                 | 1.5  |      |       | V             |
| T <sub>on</sub>        | Timer On Response Time on DC/DC                                                                  | $V_{IN}$ =2.4V; $C_O$ =100 $\mu$ F; $T_J$ = 25°C $I_{O(DC/DC)}$ =200mA $V_{SHDN}$ =from GND to $V_{SHDN(MAX)}$                                                                                                                                                                                                                          |      | 0.6  | 9     | ms            |
| $R_{ON(V\_GND)}$       | Virtual GND RDSON                                                                                | $V_{IN}$ >2.24V; $I_D$ =5mA; $T_J$ = 25°C                                                                                                                                                                                                                                                                                               |      | 10   |       | Ω             |

Note 1: For  $V_{IN}$  < 1.9V the  $V_{O(LB)}$  is out of regulation because of under dropout condition

Note 2:  $V_{O(DC/DC)} = 3.5V$  force for an external DC source to avoid switching noise

4/11

#### DC/DC CONVERTER BLOCK DIAGRAM



#### **LINEAR VREG BLOCK DIAGRAM**



#### **TEST CIRCUIT A**



#### **TEST CIRCUIT B**



6/11

#### TEST CIRCUIT C (Iq)la=(lin)la-(lout)la



#### TEST CIRCUIT D (Iq)Ib=(Iin)Ib-(Iout)Ib



477

#### **TEST CIRCUIT E**



#### **TEST CIRCUIT F**



#### **DEMOBOARD CIRCUIT**



#### **PC BOARD LAYOUT**



**477** 

# **SO-14 MECHANICAL DATA**

| DIM.  |      | mm   |      |        | inch  |       |
|-------|------|------|------|--------|-------|-------|
| DIWI. | MIN. | TYP. | MAX. | MIN.   | TYP.  | MAX.  |
| Α     |      |      | 1.75 |        |       | 0.068 |
| a1    | 0.1  |      | 0.2  | 0.003  |       | 0.007 |
| a2    |      |      | 1.65 |        |       | 0.064 |
| b     | 0.35 |      | 0.46 | 0.013  |       | 0.018 |
| b1    | 0.19 |      | 0.25 | 0.007  |       | 0.010 |
| С     |      | 0.5  |      |        | 0.019 |       |
| c1    |      |      | 45 ( | (typ.) |       |       |
| D     | 8.55 |      | 8.75 | 0.336  |       | 0.344 |
| E     | 5.8  |      | 6.2  | 0.228  |       | 0.244 |
| е     |      | 1.27 |      |        | 0.050 |       |
| e3    |      | 7.62 |      |        | 0.300 |       |
| F     | 3.8  |      | 4.0  | 0.149  |       | 0.157 |
| G     | 4.6  |      | 5.3  | 0.181  |       | 0.208 |
| L     | 0.5  |      | 1.27 | 0.019  |       | 0.050 |
| М     |      |      | 0.68 |        |       | 0.026 |
| S     |      |      | 8 (n | nax.)  |       |       |



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

© The ST logo is a registered trademark of STMicroelectronics

© 2000 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom © http://www.st.com



# This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.

DECEMBER 1983-REVISED MARCH 1988

- Operation from Very Slow Edges
- Improved Line-Receiving Characteristics
- High Noise Immunity

#### description

Each circuit functions as an inverter, but because of the Schmitt action, it has different input threshold levels for positive  $(V_{T,+})$  and for negative going  $(V_{T,-})$  signals.

These circuits are temperature-compensated and can be triggered from the slowest of input ramps and still give clean, jitter-free output signals.

The SN5414 and SN54LS14 are characterized for operation over the full military temperature range of −55°C to 125°C. The SN7414 and the SN74LS14 are characterized for operation from 0°C to 70°C.

#### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for D, J, N, and W packages.

#### logic diagram (positive logic)



SN5414, SN54LS14...J OR W PACKAGE SN7414...N PACKAGE SN74LS14...D OR N PACKAGE {TOP VIEW}



SN54LS14 . . . FK PACKAGE (TOP VIEW)



NC -No internal connection

## SN5414, SN54LS14, SN7414, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note   | 1)    |                                         | 7 V           |
|---------------------------------|-------|-----------------------------------------|---------------|
| Input voltage: '14              |       |                                         | 5.5 V         |
| 'LS14                           |       |                                         |               |
| Operating free-air temperature: | SN54' |                                         | 55°C to 125°C |
|                                 | SN74' |                                         | 0°C to 70°C   |
| Storage temperature range       |       | • • • • • • • • • • • • • • • • • • • • | 65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal,

#### recommended operating conditions

|                  |                                |             | SN5414 |       |      | SN7414 |      |      |
|------------------|--------------------------------|-------------|--------|-------|------|--------|------|------|
|                  |                                | MIN         | MOM    | MAX   | MIN  | NOM    | MAX  | UNIT |
| V <sub>C</sub> C | Supply voltage                 | 4.5         | 5      | 5.5   | 4,75 | 5      | 5.25 | ٧    |
| Іон              | High-level output current      |             |        | - 0.8 |      |        | -08  | mA   |
| 101              | Low-level output current       |             |        | 16    |      |        | 16   | mA   |
| Тд               | Operating free-air temperature | <b>– 55</b> |        | 125   | 0    |        | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                          |                        | T                        | EST CONDITIONS T           | MIN         | TYP‡   | MAX          | UNIT |
|----------------------------------------------------|------------------------|--------------------------|----------------------------|-------------|--------|--------------|------|
| V <sub>T+</sub>                                    | V <sub>CC</sub> =5V    |                          |                            | 1.5         | 1.7    | 2            | ٧    |
| V <sub>T</sub> _                                   | V <sub>CC</sub> = 5 V  |                          |                            | 0.6         | 0.9    | 1.1          | ٧    |
| Hysteresis<br>(V <sub>T+</sub> - V <sub>T</sub> _) | V <sub>CC</sub> = 5 V  |                          |                            | 0,4         | 8.0    | _            | V    |
| ٧ <sub>IK</sub>                                    | Vcc = MIN,             | I <sub>I</sub> = - 12 mA |                            |             |        | <b>–</b> 1.5 | V    |
| Voн                                                | V <sub>CC</sub> = MIN, | $V_1 = 0.6 V$ ,          | I <sub>OH</sub> = - 0.8 mA | 2.4         | 3.4    |              | V    |
| VOL                                                | V <sub>CC</sub> = MIN, | V <sub>1</sub> = 2 V,    | IOL = 16 mA                |             | 0,2    | 0.4          | ٧    |
| 1 <sub>T+</sub>                                    | V <sub>CC</sub> = 5 V, | $V_I = V_{T+}$           |                            |             | - 0.43 |              | mA   |
| I <sub>T</sub> _                                   | V <sub>CC</sub> = 5 V, | V1 - VT_                 |                            |             | ~ 0.56 |              | mA   |
| t <sub>l</sub>                                     | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5 V   |                            |             |        | 1            | mA   |
| liH.                                               | V <sub>CC</sub> = MAX, | V <sub>IH</sub> = 2.4 V  |                            |             |        | 40           | μА   |
| IIL                                                | V <sub>CC</sub> = MAX, | V <sub>1L</sub> = 0.4 V  |                            |             | - 0.8  | -1.2         | mA   |
| los§                                               | V <sub>CC</sub> = MAX  |                          |                            | <b>– 18</b> |        | <b>- 55</b>  | mA   |
| <sup>1</sup> ссн                                   | V <sub>CC</sub> = MAX  |                          |                            |             | 22     | 36           | mA   |
| ICCL                                               | V <sub>CC</sub> = MAX  |                          |                            |             | 39     | 60           | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                            | MIN   | TYP | MAX | UNIT |    |
|------------------|-----------------|----------------|--------------------------------------------|-------|-----|-----|------|----|
| t <sub>PLH</sub> |                 | <b>,</b>       | R <sub>L</sub> = 400 Ω, C <sub>L</sub> = 1 | 15 05 |     | 15  | 22   | ns |
| <sup>t</sup> PHL | ζ               | , '            | 11 <u>1</u> 1400 32, C                     | 10 01 |     | 15  | 22   | ns |

<sup>‡</sup> All typical values are at  $V_{\rm CC}$  = 5 V,  $T_{\rm A}$  = 25° C. § Not more than one output should be shorted at a time.

# SN54LS14, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS

#### recommended operating conditions

|                                   | s           | SN54LS14 SN74 |     |      | N74LS | 14    | UNIT |
|-----------------------------------|-------------|---------------|-----|------|-------|-------|------|
|                                   | MIN         | NOM           | MAX | MIN  | NOM   | MAX   | UNII |
| VCC Supply voltage                | 4.5         | 5             | 5.5 | 4.75 | 5     | 5,25  | V    |
| IOH High-level output current     |             | <u> </u>      | 0.4 |      |       | - 0.4 | mΑ   |
| IOL Low-level output current      |             |               | 4   |      |       | 8     | mΑ   |
| TA Operating free-air temperature | <b>– 55</b> |               | 125 | 0    |       | 70    | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| D. D. METER               |                        | TEST CON                | DITIONS                  |      | N54LS  | 14             | S    | UNIT          |              |      |
|---------------------------|------------------------|-------------------------|--------------------------|------|--------|----------------|------|---------------|--------------|------|
| PARAMETER                 |                        | FEST CONT               | DI HONS.                 | MIN  | TYP‡   | MAX            | MIN  | TYP‡          | MAX          | UNIT |
| V <sub>T+</sub>           | V <sub>CC</sub> = 5 V  |                         |                          | 1.4  | 1.6    | 1.9            | 1.4  | 1.6           | 1.9          | V    |
| V <sub>T</sub> _          | V <sub>CC</sub> = 5 V  |                         |                          | 0.5  | 8.0    | 1              | 0.5  | 8.0           | 1            | V    |
| Hysteresis<br>(VT+ - VT_) | V <sub>CC</sub> = 5 V  |                         |                          | 0.4  | 8.0    |                | 0.4  | 8.0           |              | V    |
| V <sub>IK</sub>           | V <sub>CC</sub> - MIN, | I <sub>I</sub> = 18 mA  | <u> </u>                 |      |        | 1.5            |      |               | 1.5          | V    |
| Voн                       | V <sub>CC</sub> = MIN, | V <sub>1</sub> = 0.5 V, | I <sub>OH</sub> = 0.4 mA | 2.5  | 3.4    |                | 2.7  | 3.4           |              | ٧    |
| V                         | V <sub>CC</sub> = MIN, | V. = 1 0 V              | IOL = 4 mA               |      | 0.25   | 0.4            |      | 0.25          | 0.4          |      |
| VOL                       | ACC - MILLA            | V 1.2 V                 | I <sub>OL</sub> = 8 mA   | ĺ    |        |                |      | 0,35          | 0,5          | ] *  |
| I <sub>T+</sub>           | V <sub>CC</sub> = 5 V, | $V_1 = V_{T+}$          | ·                        |      | - 0.14 |                |      | - 0.14        |              | mA   |
| <u>'</u> †_               | V <sub>CC</sub> = 5 V, | $V_1 = V_{T-}$          |                          |      | - 0,18 |                |      | <b>– 0.18</b> |              | mA   |
| T <sub>1</sub>            | VCC = MAX,             | V <sub>1</sub> = 7 V    |                          |      |        | 0.1            |      |               | 0,1          | mA   |
| ЧН                        | V <sub>CC</sub> = MAX, | V <sub>IH</sub> = 2.7 V |                          |      |        | 20             |      |               | 20           | μА   |
| ΊL                        | V <sub>CC</sub> = MAX, | V <sub>1L</sub> = 0.4 V |                          |      |        | - 0.4          |      |               | 0.4          | mΑ   |
| losş                      | V <sub>CC</sub> = MAX  |                         |                          | - 20 |        | — 1 <b>0</b> 0 | - 20 | •             | <b>- 100</b> | mΑ   |
| ГССН                      | V <sub>CC</sub> = MAX  |                         |                          |      | 8.6    | 16             |      | 8.6           | 16           | mA   |
| ICCL                      | V <sub>CC</sub> - MAX  |                         |                          |      | 12     | 21             |      | 12            | 21           | mA   |

# switching characteristics, VCC = 5 V, $T_A$ = 25°C

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CO             | MIN                    | TYP | MAX | UNIT |    |
|------------------|-----------------|----------------|---------------------|------------------------|-----|-----|------|----|
| †PLH             |                 | <b>~</b>       | $R_1 = 2 k\Omega$ . | C <sub>1</sub> = 15 pF |     | 15  | 22   | ns |
| <sup>t</sup> PHL |                 | •              | n 2 K\$¢,           | C[ = 15 pr             |     | 15  | 22   | ns |

f For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ‡ All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25° C. § Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. All diodes are 1N3064 or equivalent.
  - B. C<sub>L</sub> includes probe and jig capacitance.
  - C. Generator characteristics and reference voltage are:

|                 | Generator Characteristics |       |                |       | Reference Voltages |           |        |  |  |
|-----------------|---------------------------|-------|----------------|-------|--------------------|-----------|--------|--|--|
|                 | Z <sub>out</sub>          | PRR   | t <sub>r</sub> | tf    | Vt ref(H)          | VI ref(L) | VO ref |  |  |
| SN54'/SN74'     | 50 12                     | 1 MH∠ | 10 ns          | 10 ns | 1.7 V              | 0.9 V     | 1.5 V  |  |  |
| SN54LS'/SN74LS' | 50 Ω                      | 1 MHz | 15 ns          | 6 ns  | 1.6 V              | 0.8 V     | 1.3 V  |  |  |

#### TYPICAL CHARACTERISTICS OF '14 CIRCUITS

POSITIVE-GOING THRESHOLD VOLTAGE



NEGATIVE-GOING THRESHOLD VOLTAGE





HYSTERESIS

Data for temperatures below  $0^{\circ}$  C and  $70^{\circ}$  C and supply voltages below 4,75V and above 5.25 V are applicable for SN5414 only.



#### TYPICAL CHARACTERISTICS OF '14 CIRCUITS









Data for temperatures below 0°C and 70°C and supply voltages below 4.75 V and above 5.25 V are applicable for SN5414 only.

#### TYPICAL CHARACTERISTICS OF 'LS14 CIRCUITS





#### NEGATIVE-GOING THRESHOLD VOLTAGE



#### HYSTERESIS



## **DISTRIBUTION OF UNITS**



FIGURE 11

Data for temperatures below  $0^{\circ}$ C and above  $70^{\circ}$ C and supply voltages below 4.75 V and above 5.25 V are applicable for SN54LS14 only.

#### TYPICAL CHARACTERISTICS OF 'LS14 CIRCUITS





Data for temperatures below  $0^{\circ}$ C and above  $70^{\circ}$ C and supply voltages below 4.75 V and above 5.25 V are applicable for SN54LS14 only.

#### TYPICAL APPLICATION DATA





#### IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated

# This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.



#### **DM7476**

# **Dual Master-Slave J-K Flip-Flops with Clear, Preset, and Complementary Outputs**

#### **General Description**

This device contains two independent positive pulse triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop after a complete clock pulse. While the clock is low the slave is isolated from the master. On the positive transition of the clock, the data from the J and K inputs is transferred to the master. While the clock is high the J and K inputs are disabled. On the negative transition of the clock, the data from the master is transferred to the slave. The logic state of J and K inputs must not be al-

lowed to change while the clock is high. The data is transfered to the outputs on the falling edge of the clock pulse. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.

#### **Features**

Alternate Military/Aerospace device (5476) is available.
 Contact a Fairchild Semiconductor Sales
 Office/Distributor for specifications.

#### **Connection Diagram**

#### Dual-In-Line Package



Order Number 5476DMQB, 5476FMQB, DM5476J, DM5476W or DM7476N See Package Number J16A, N16E or W16A

# **Function Table**

|    | I   | nputs | Outputs |   |          |                                      |  |  |  |
|----|-----|-------|---------|---|----------|--------------------------------------|--|--|--|
| PR | CLR | CLK   | J       | K | Q        | Q                                    |  |  |  |
| L  | Н   | Х     | Х       | Х | Н        | L                                    |  |  |  |
| Н  | L   | Х     | Х       | Х | L        | Н                                    |  |  |  |
| L  | L   | Х     | Х       | X | Н        | Н                                    |  |  |  |
|    |     |       |         |   | (Note 1) | (Note 1)                             |  |  |  |
| Н  | Н   | - □-  | L       | L | $Q_0$    | $\overline{\mathbf{Q}}_{\mathrm{o}}$ |  |  |  |
| Н  | Н   | ъ.    | Н       | L | Н        | L                                    |  |  |  |
| Н  | Н   | ъ.    | L       | н | L        | Н                                    |  |  |  |
| Н  | Н   | ъ.    | Н       | Н | Тод      | ggle                                 |  |  |  |

H = High Logic Level

L = Low Logic Level

X = Either Low or High Logic Level

 $r_{-}$  = Positive pulse data. The J and K inputs must be held constant while the clock is high. Data is transferred to the outputs on the falling edge of the clock pulse.

pulse.  $Q_0$  = The output logic level before the indicated input conditions were established

Toggle = Each output changes to the complement of its previous level on each complete active high level clock pulse.

Note 1: This configuration is nonstable; that is, it will not persist when the preset and/or clear inputs return to their inactive (high) level.

### **Absolute Maximum Ratings** (Note 2)

Supply Voltage 7V
Input Voltage 5.5V

DM54 and 54 DM74 Storage Temperature Range -55°C to +125°C 0°C to +70°C -65°C to +150°C

Operating Free Air Temperature Range

# **Recommended Operating Conditions**

| Symbol           | Parameter       |                 |     | DM5476 |      |      | DM7476 |      | Units |
|------------------|-----------------|-----------------|-----|--------|------|------|--------|------|-------|
|                  |                 |                 | Min | Nom    | Max  | Min  | Nom    | Max  | 1     |
| V <sub>cc</sub>  | Supply Voltage  |                 | 4.5 | 5      | 5.5  | 4.75 | 5      | 5.25 | V     |
| V <sub>IH</sub>  | High Level Inpu | t Voltage       | 2   |        |      | 2    |        |      | V     |
| V <sub>IL</sub>  | Low Level Input | Voltage         |     |        | 0.8  |      |        | 0.8  | V     |
| I <sub>OH</sub>  | High Level Outp | out Current     |     |        | -0.4 |      |        | -0.4 | mA    |
| I <sub>OL</sub>  | Low Level Outp  | ut Current      |     |        | 16   |      |        | 16   | mA    |
| f <sub>CLK</sub> | Clock Frequenc  | y (Note 8)      | 0   |        | 15   | 0    |        | 15   | MHz   |
| t <sub>w</sub>   | Pulse Width     | Clock High      | 20  |        |      | 20   |        |      |       |
|                  | (Note 8)        | Clock Low       | 47  |        |      | 47   |        |      | ns    |
|                  |                 | Preset Low      | 25  |        |      | 25   |        |      |       |
|                  |                 | Clear Low       | 25  |        |      | 25   |        |      |       |
| t <sub>su</sub>  | Input Setup Tim | e (Notes 3, 8)  | 0↑  |        |      | 0↑   |        |      | ns    |
| t <sub>H</sub>   | Input Hold Time | (Notes 3, 8)    | 0↓  |        |      | 0↓   |        |      | ns    |
| T <sub>A</sub>   | Free Air Operat | ing Temperature | -55 |        | 125  | 0    |        | 70   | °C    |

Note 2: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter           | Cond                                    | Conditions                                   |     | Typ<br>(Note 4) | Max  | Units      |
|-----------------|---------------------|-----------------------------------------|----------------------------------------------|-----|-----------------|------|------------|
| V <sub>I</sub>  | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>I</sub> : | = –12 mA                                     |     | (,              | -1.5 | V          |
| V <sub>OH</sub> | High Level Output   | V <sub>CC</sub> = Min, I <sub>OI</sub>  | ⊣ = Max                                      | 2.4 | 3.4             |      | ٧          |
|                 | Voltage             | V <sub>IL</sub> = Max, V <sub>IH</sub>  | ı = Min                                      |     |                 |      |            |
| V <sub>OL</sub> | Low Level Output    | V <sub>CC</sub> = Min, I <sub>OI</sub>  | = Max                                        |     | 0.2             | 0.4  | ٧          |
|                 | Voltage             | $V_{IH} = Min, V_{IL}$                  | = Max                                        |     |                 |      |            |
| I <sub>I</sub>  | Input Current @ Max | V <sub>CC</sub> = Max, V                | V <sub>CC</sub> = Max, V <sub>I</sub> = 5.5V |     |                 | 1    | mA         |
|                 | Input Voltage       |                                         |                                              |     |                 |      |            |
| I <sub>IH</sub> | High Level Input    | V <sub>CC</sub> = Max                   | J, K                                         |     |                 | 40   |            |
|                 | Current             | $V_1 = 2.4V$                            | Clock                                        |     |                 | 80   | μΑ         |
|                 |                     |                                         | Clear                                        |     |                 | 80   | 1          |
|                 |                     |                                         | Preset                                       |     |                 | 80   |            |
| I <sub>IL</sub> | Low Level Input     | V <sub>CC</sub> = Max                   | J, K                                         |     |                 | -1.6 |            |
|                 | Current             | $V_1 = 0.4V$                            | Clock                                        |     |                 | -3.2 | m <b>A</b> |
|                 |                     | (Note 7)                                | Clear                                        |     |                 | -3.2 | ]          |
|                 |                     |                                         | Preset                                       |     |                 | -3.2 |            |
| los             | Short Circuit       | V <sub>CC</sub> = Max                   | DM54                                         | -20 |                 | -55  | mA         |
|                 | Output Current      | (Note 5)                                | DM74                                         | -18 |                 | -55  |            |
| Icc             | Supply Current      | V <sub>CC</sub> = Max (N                | ote 6)                                       |     | 18              | 34   | mA         |

Note 3: The symbol  $(\uparrow, \downarrow)$  indicates the edge of the clock pulse is used for reference  $(\uparrow)$  for rising edge,  $(\downarrow)$  for falling edge.

Note 4: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C.

Note 5: Not more than one output should be shorted at a time.

Note 6: With all outputs open, I<sub>CC</sub> is measured with the Q and  $\overline{Q}$  outputs high in turn. At the time of measurement the clock input is grounded.

Note 7: Clear is measured with preset high and preset is measured with clear high.

# **Electrical Characteristics** (Continued)

Note 8: T<sub>A</sub> = 25°C and V<sub>CC</sub> = 5V.

# Switching Characteristics at $V_{CC}$ = 5V and $T_A$ = 25°C

|                  |                          | From (Input)                 | _                | 400Ω |       |
|------------------|--------------------------|------------------------------|------------------|------|-------|
| Symbol           | Parameter                | To (Output)                  | C <sub>L</sub> = |      | Units |
|                  |                          |                              | Min              | Max  |       |
| f <sub>MAX</sub> | Maximum Clock            |                              | 15               |      | MHz   |
|                  | Frequency                |                              |                  |      |       |
| t <sub>PHL</sub> | Propagation Delay Time   | Preset                       |                  | 40   | ns    |
|                  | High to Low Level Output | to Q                         |                  |      |       |
| t <sub>PLH</sub> | Propagation Delay Time   | Preset                       |                  | 25   | ns    |
|                  | Low to High Level Output | to Q                         |                  |      |       |
| t <sub>PHL</sub> | Propagation Delay Time   | Clear                        |                  | 40   | ns    |
|                  | High to Low Level Output | to Q                         |                  |      |       |
| t <sub>PLH</sub> | Propagation Delay Time   | Clear                        |                  | 25   | ns    |
|                  | Low to High Level Output | to Q                         |                  |      |       |
| t <sub>PHL</sub> | Propagation Delay Time   | Clock to                     |                  | 40   | ns    |
|                  | High to Low Level Output | $Q$ or $\overline{Q}$        |                  |      |       |
| t <sub>PLH</sub> | Propagation Delay Time   | Clock to                     |                  | 25   | ns    |
|                  | Low to High Level Output | Q or $\overline{\mathbf{Q}}$ |                  |      |       |





#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



16-Lead Ceramic Flat Package (W) Order Number 5476FMQB or DM7476W Package Number W16A

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMI-CONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Fairchild Semiconductor Corporation Americas Customer Response Center

Tel: 1-888-522-5372

Fax: +49 (0) 1 80-530 85 86 Fax: +49 (0) 1 80-530 85 86

Email: europe.support@nsc.com

Deutsch Tel: +49 (0) 8 141-35-0

English Tel: +44 (0) 1 793-85-68-56

Italy Tel: +39 (0) 2 57 5631

Fairchild Semiconductor

Fairchild Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd Tsimshatsui, Kowloon

Hong Kong Tel: +852 2737-7200 Fax: +852 2314-0061 National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179

# This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.



June 1989 Revised November 1999

## DM74121

# **One-Shot with Clear and Complementary Outputs**

## **General Description**

The DM74121 is a monostable multivibrator featuring both positive and negative edge triggering with complementary outputs. An internal  $2k\Omega$  timing resistor is provided for design convenience minimizing component count and layout problems. this device can be used with a single external capacitor. Inputs (A) are active-LOW trigger transition inputs and input (B) is and active-HIGH transition Schmitttrigger input that allows jitter-free triggering from inputs with transition rates as slow as 1 volt/second. A high immunity to V<sub>CC</sub> noise of typically 1.5V is also provided by internal circuitry at the input stage.

To obtain optimum and trouble free operation please read operating rules and one-shot application notes carefully and observe recommendations.

#### **Features**

- Triggered from active-HIGH transition or active-LOW transition inputs
- Variable pulse width from 30 ns to 28 seconds
- Jitter free Schmitt-trigger input
- Excellent noise immunity typically 1.2V
- Stable pulse width up to 90% duty cycle
- TTL. DTL compatible
- Compensated for V<sub>CC</sub> and temperature variations
- Input clamp diodes

# **Ordering Code:**

| Order Number | Package Number | Package Description                                                   |
|--------------|----------------|-----------------------------------------------------------------------|
| DM74121N     | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide |

## **Connection Diagram**



# **Function Table**

|              | Inputs       |   | Out | puts |
|--------------|--------------|---|-----|------|
| A1           | A1 A2        |   | Q   | Q    |
| L            | Х            | Н | L   | Н    |
| Х            | L            | Н | L   | Н    |
| Х            | Х            | L | L   | Н    |
| Н            | Н            | Х | L   | Н    |
| Н            | $\downarrow$ | Н | 7   | 7    |
| $\downarrow$ | Н            | Н | л   | 7    |
| $\downarrow$ | $\downarrow$ | Н | л   | 7    |
| L            | Х            | 1 | 7   | 7    |
| Х            | L            | 1 | л   | 7    |

- H = HIGH Logic Level
- L = LOW Logic Level
- = Positive Going Transition ↓ = Negative Going Transition
- X = Can Be Either LOW or HIGH
- \_\_ = A Positive Pulse ¬∟r = A Negative Pulse

# **Functional Description**

The basic output pulse width is determined by selection of an internal resistor R<sub>INT</sub> or an external resistor (R<sub>X</sub>) and capacitor  $(C_X)$ . Once triggered the output pulse width is independent of further transitions of the inputs and is function of the timing components. Pulse width can vary from a few nano-seconds to 28 seconds by choosing appropriate  $R_{\chi}$  and  $C_{\chi}$  combinations. There are three trigger inputs from the device, two negative edge-triggering (A) inputs, one positive edge Schmitt-triggering (B) input.

# **Operating Rules**

- 1. To use the internal 2  $k\Omega$  timing resistor, connect the  $R_{INT}$  pin to  $V_{CC}.$
- 2. An external resistor  $(R_X)$  or the internal resistor  $(2 \ k\Omega)$  and an external capacitor  $(C_X)$  are required for proper operation. The value of  $C_X$  may vary from 0 to any necessary value. For small time constants use high-quality mica, glass, polypropylene, polycarbonate, or polystyrene capacitors. For large time constants use solid tantalum or special aluminum capacitors. If the timing capacitors have leakages approaching 100 nA or if stray capacitance from either terminal to ground is greater than 50 pF the timing equations may not represent the pulse width the device generates.
- 3. The pulse width is essentially determined by external timing components  $R_X$  and  $C_X$ . For  $C_X < 1000$  pF see Figure 1 design curves on  $t_W$  as function of timing components value. For  $C_X > 1000$  pF the output is defined as:

$$t_W = K R_X C_X$$

where [R<sub>X</sub> is in Kilo-ohm]

[C<sub>X</sub> is in pico Farad]

[t<sub>W</sub> is in nano second]

 $[K \approx 0.7]$ 

- If C<sub>X</sub> is an electrolytic capacitor a switching diode is often required for standard TTL one-shots to prevent high inverse leakage current Figure 2.
- Output pulse width versus V<sub>CC</sub> and operation temperatures: Figure 3 depicts the relationship between pulse width variation versus V<sub>CC</sub>. Figure 4 depicts pulse width variation versus ambient temperature.
- The "K" coefficient is not a constant, but varies as a function of the timing capacitor C<sub>X</sub>. Figure 5 details this characteristic.
- 7. Under any operating condition  $C_X$  and  $R_X$  must be kept as close to the one-shot device pins as possible to minimize stray capacitance, to reduce noise pick-up, and to reduce I X R and Ldi/dt voltage developed along their connecting paths. If the lead length from  $C_X$  to pins (10) and (11) is greater than 3 cm, for example, the output pulse width might be quite different from values predicted from the appropriate equations. A non-inductive and low capacitive path is necessary to ensure complete discharge of  $C_X$  in each cycle of its operation so that the output pulse width will be accurate.
- 8. V<sub>CC</sub> and ground wiring should conform to good high-frequency standards and practices so that switching transients on the V<sub>CC</sub> and ground return leads do not cause interaction between one-shots. A 0.01 μF to 0.10 μF bypass capacitor (disk ceramic or monolithic type) from V<sub>CC</sub> to ground is necessary on each device. Furthermore, the bypass capacitor should be located as close to the V<sub>CC</sub>-pin as space permits.

For further detailed device characteristics and output performance please refer to the one-shot application note, AN-366.



FIGURE 1.



FIGURE 2.



FIGURE 3.





# **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range  $0^{\circ}\text{C to } +70^{\circ}\text{C}$  Storage Temperature Range  $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ 

Note 1: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The Recommended Operating Conditions table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol           | Parameter                              |                       | Min  | Nom | Max  | Units |
|------------------|----------------------------------------|-----------------------|------|-----|------|-------|
| V <sub>CC</sub>  | Supply Voltage                         |                       | 4.75 | 5   | 5.25 | V     |
| $V_{T+}$         | Positive-Going Input Threshold Voltage |                       |      | 1.4 | 2    | V     |
|                  | at the A Input (V <sub>CC</sub> = Min) |                       |      | 1.4 | 2    | V     |
| $V_{T-}$         | Negative-Going Input Threshold Voltage | )                     | 0.8  | 1.4 |      | V     |
|                  | at the A Input (V <sub>CC</sub> = Min) |                       | 0.8  | 1.4 |      | V     |
| $V_{T+}$         | Positive-Going Input Threshold Voltage |                       |      | 1.5 | 2    | V     |
|                  | at the B Input (V <sub>CC</sub> = Min) |                       |      | 1.5 | 2    | V     |
| $V_{T-}$         | Negative-Going Input Threshold Voltage | )                     | 0.8  | 1.3 |      | V     |
|                  | at the B Input (V <sub>CC</sub> = Min) |                       | 0.8  | 1.5 |      | V     |
| I <sub>OH</sub>  | HIGH Level Output Current              |                       |      |     | -0.4 | mA    |
| I <sub>OL</sub>  | LOW Level Output Current               |                       |      |     | 16   | mA    |
| t <sub>W</sub>   | Input Pulse Width (Note 2)             |                       | 40   |     |      | ns    |
| dV/dt            | Rate of Rise or Fall of                |                       |      |     | 1    | V/s   |
|                  | Schmidt Input (B) (Note 2)             |                       |      |     | '    | V/5   |
| dV/dt            | Rate of Rise or Fall of                |                       |      |     | 1    | V/µs  |
|                  | Schmidt Input (A) (Note 2)             |                       |      | '   | ν/μδ |       |
| R <sub>EXT</sub> | External Timing Resistor (Note 2)      |                       | 1.4  |     | 40   | kΩ    |
| C <sub>EXT</sub> | External Timing Capacitance (Note 2)   |                       | 0    |     | 1000 | μF    |
| DC               | Duty Cycle (Note 2)                    | $R_T = 2 k\Omega$     |      |     | 67   | - %   |
|                  |                                        | $R_T = R_{EXT}$ (Max) |      |     | 90   |       |
| T <sub>A</sub>   | Free Air Operating Temperature         |                       | 0    |     | 70   | °C    |

Note 2:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ 

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                    | Conc                                 | litions   | Min | Typ<br>(Note 3) | Max  | Units |  |
|-----------------|------------------------------|--------------------------------------|-----------|-----|-----------------|------|-------|--|
| VI              | Input Clamp Voltage          | $V_{CC} = Min, I_I = -12 \text{ mA}$ |           |     |                 | -1.5 | V     |  |
| V <sub>OH</sub> | HIGH Level Output            | $V_{CC} = Min, I_{OH} = Max,$        |           | 2.4 | 2.4             |      | V     |  |
|                 | Voltage                      | $V_{IL} = Max, V_{IH} = Min$         | 2.4       | 3.4 |                 | v    |       |  |
| V <sub>OL</sub> | LOW Level Output             | $V_{CC} = Min, I_{OL} = Max,$        |           | 0.2 | 0.4             | V    |       |  |
|                 | Voltage                      | $V_{IH} = Max, V_{IL} = Min$         |           | 0.2 | 0.4             | v    |       |  |
| I               | Input Current @              | \\ M\\ 55\\                          |           |     |                 | A    |       |  |
|                 | Max Input Voltage            | $V_{CC} = Max, V_I = 5.5V$           |           |     | '               | mA   |       |  |
| I <sub>IH</sub> | HIGH Level                   | V <sub>CC</sub> = Max,               | A1, A2    |     |                 | 40   |       |  |
|                 | Input Current                | $V_I = 2.4V$                         | В         |     |                 | 80   | μΑ    |  |
| I <sub>IL</sub> | LOW Level                    | V <sub>CC</sub> = Max,               | A1, A2    |     |                 | -1.6 | A     |  |
|                 | Input Current                | $V_I = 0.4V$                         | В         |     |                 | -3.2 | mA    |  |
| Ios             | Short Circuit Output Current | V <sub>CC</sub> = Max (Note 4)       |           | -18 |                 | -55  | mA    |  |
| I <sub>CC</sub> | Supply Current               | V <sub>CC</sub> = Max                | Quiescent |     | 13              | 25   | mA    |  |
|                 |                              |                                      | Triggered |     | 23              | 40   | IIIA  |  |

Note 3: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C.

Note 4: Not more than one output should be shorted at a time.

| Cumbal              | Davameter                | From (Input) | Conditions                          | Min | May | Uni |
|---------------------|--------------------------|--------------|-------------------------------------|-----|-----|-----|
| Symbol              | Parameter                | To (Output)  | Conditions                          | Min | Max |     |
| t <sub>PLH</sub>    | Propagation Delay Time   | A1, A2       | C <sub>EXT</sub> = 80 pF            |     | 70  | r   |
|                     | LOW-to-HIGH Level Output | to Q         | R <sub>INT</sub> to V <sub>CC</sub> |     | 70  | '   |
| t <sub>PLH</sub>    | Propagation Delay Time   | B to         | C <sub>L</sub> = 15 pF              |     | 55  | r   |
|                     | LOW-to-HIGH Level Output | Q            | $R_L = 400\Omega$                   |     | 55  | ļ ' |
| t <sub>PHL</sub>    | Propagation Delay Time   | A1, A2       |                                     |     | 80  | Ι.  |
|                     | HIGH-to-LOW Level Output | to Q         |                                     |     | 60  | r   |
| t <sub>PHL</sub>    | Propagation Delay Time   | В            |                                     |     | 65  |     |
|                     | HIGH-to-LOW Level Output | to Q         |                                     |     | 65  | r   |
| t <sub>W(OUT)</sub> | Output Pulse             | A1, A2 or B  | C <sub>EXT</sub> = 80 pF            |     |     |     |
|                     | Width Using the          | to Q, Q      | R <sub>INT</sub> to V <sub>CC</sub> | 70  | 150 | ns  |
|                     | Internal Timing Resistor |              | $R_L = 400\Omega$                   | 70  | 150 |     |
|                     |                          |              | C <sub>L</sub> = 15 pF              |     |     |     |
| t <sub>W(OUT)</sub> | Output Pulse             | A1, A2       | C <sub>EXT</sub> = 0 pF             |     |     |     |
|                     | Width Using Zero         | to Q, Q      | R <sub>INT</sub> to V <sub>CC</sub> |     | 50  | r   |
|                     | Timing Capacitance       |              | $R_L = 400\Omega$                   |     | 50  | ļ ' |
|                     |                          |              | C <sub>L</sub> = 15 pF              |     |     |     |
| t <sub>W(OUT)</sub> | Output Pulse             | A1, A2       | C <sub>EXT</sub> = 100pF            |     |     |     |
|                     | Width Using External     | to Q, Q      | $R_{INT} = 10 \text{ k}\Omega$      | 600 | 000 |     |
|                     | Timing Resistor          |              | $R_L = 400\Omega$                   | 600 | 800 | r   |
|                     |                          |              | C <sub>L</sub> = 15pF               |     |     |     |
|                     |                          | A1, A2       | C <sub>EXT</sub> = 1 μF             |     |     |     |
|                     |                          | to Q, Q      | $R_{INT} = 10 \text{ k}\Omega$      |     |     |     |
|                     |                          |              | $R_L = 400\Omega$                   | 6   | 8   | ms  |
|                     |                          |              | C <sub>L</sub> = 15 pF              | 1   |     |     |

#### Physical Dimensions inches (millimeters) unless otherwise noted 0.740 - 0.770 (18.80 - 19.56)(2.286) 14 13 12 11 10 9 8 14 13 12 $0.250 \pm 0.010$ (6.350 ± 0.254) PIN NO. 1 1 2 3 4 5 6 1 2 3 IDENT $\frac{0.092}{(2.337)}$ DIA $\frac{0.030}{(0.762)}$ MAX OPTION 02 OPTION 1 $0.135 \pm 0.005$ 0.300 - 0.320 $(3.429 \pm 0.127)$ (7.620 - 8.128)0.065 0.145 - 0.200 0.060 4° TYP Optional (1.651) (3.683 - 5.080)(1.524)0.008 - 0.016 TYP 95° ± 5° 0.020 (0.203 - 0.406)(0.508) MIN 0.125 - 0.150 $0.075 \pm 0.015$ (3.175 - 3.810)0.280 $(1.905 \pm 0.381)$ (7.112) MIN 0.014 -- 0.023 TYP $\frac{0.100 \pm 0.010}{(2.540 \pm 0.254)} \text{ TYP}$ (0.356 - 0.584) $\frac{0.050 \pm 0.010}{(1.270 - 0.254)} \text{ TYP}$ 0.325 + 0.040 - 0.015 $8.255 + 1.016 \\ -0.381$

14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

N14A (REV F)

TI /H/5687-2

# DAC0808/DAC0807/DAC0806 8-Bit D/A Converters

#### **General Description**

The DAC0808 series is an 8-bit monolithic digital-to-analog converter (DAC) featuring a full scale output current settling time of 150 ns while dissipating only 33 mW with  $\pm5V$  supplies. No reference current (I<sub>REF</sub>) trimming is required for most applications since the full scale output current is typically  $\pm1$  LSB of 255 I<sub>REF</sub>/ 256. Relative accuracies of better than  $\pm0.19\%$  assure 8-bit monotonicity and linearity while zero level output current of less than 4  $\mu\rm A$  provides 8-bit zero accuracy for I<sub>REF</sub> $\geq2$  mA. The power supply currents of the DAC0808 series are independent of bit codes, and exhibits essentially constant device characteristics over the entire supply voltage range.

The DAC0808 will interface directly with popular TTL, DTL or CMOS logic levels, and is a direct replacement for the

MC1508/MC1408. For higher speed applications, see DAC0800 data sheet.

#### **Features**

- Relative accuracy: ±0.19% error maximum (DAC0808)
- Full scale current match: ±1 LSB typ
- 7 and 6-bit accuracy available (DAC0807, DAC0806)
- Fast settling time: 150 ns typ
- Noninverting digital inputs are TTL and CMOS compatible

**Dual-In-Line Package** 

- High speed multiplying input slew rate: 8 mA/µs
- $\blacksquare$  Power supply voltage range:  $\pm\,4.5V$  to  $\,\pm\,18V$

TL/H/5687-13

■ Low power consumption: 33 mW @ ±5V

#### **Block and Connection Diagrams**

# | NC (NOTE 2) | 16 COMPENSATION | 15 VREF(-) | 16 VREF(-) | 17 VREF(-) | 18 VREF(-) | 19 VREF(-) | 19 VREF(-) | 10 VREF(

#### **Ordering Information**

|          | J                         |                   |          |            |           |                   |  |  |
|----------|---------------------------|-------------------|----------|------------|-----------|-------------------|--|--|
| ACCURACY | OPERATING TEMPERATURE     | ORDER NUMBERS     |          |            |           |                   |  |  |
| ACCOMACT | RANGE                     | J PACKAGE (J16A)* |          | N PACKAGI  | E (N16A)* | SO PACKAGE (M16A) |  |  |
|          |                           |                   |          | DAC0808LCN | MC1408P8  | DAC0808LCM        |  |  |
| 7-bit    | 0°C≤T <sub>A</sub> ≤+75°C | DAC0807LCJ        | MC1408L7 | DAC0807LCN | MC1408P7  | DAC0807LCM        |  |  |
| 6-bit    | 0°C≤T <sub>A</sub> ≤+75°C | DAC0806LCJ        | MC1408L6 | DAC0806LCN | MC1408P6  | DAC0806LCM        |  |  |

**Top View** 

<sup>\*</sup>Note. Devices may be ordered by using either order number.

#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Power Supply Voltage

ESD Susceptibility (Note 4)

 $\begin{array}{c} \text{V}_{\text{CC}} \\ \text{V}_{\text{EE}} \\ \end{array} \\ \begin{array}{c} + 18 \text{ V}_{\text{DC}} \\ - 18 \text{ V}_{\text{DC}} \\ \end{array} \\ \text{Digital Input Voltage, V5-V12} \\ \text{Applied Output Voltage, V}_{\text{O}} \\ \text{Reference Current, I}_{14} \\ \text{Reference Amplifier Inputs, V14, V15} \\ \text{Power Dissipation (Note 3)} \\ \end{array} \\ \begin{array}{c} + 18 \text{ V}_{\text{DC}} \\ - 10 \text{ V}_{\text{DC}} \text{ to } + 18 \text{ V}_{\text{DC}} \\ - 11 \text{ V}_{\text{DC}} \text{ to } + 18 \text{ V}_{\text{DC}} \\ - 11 \text{ V}_{\text{DC}} \text{ to } + 18 \text{ V}_{\text{DC}} \\ \end{array} \\ \begin{array}{c} 5 \text{ mA} \\ \text{Reference Amplifier Inputs, V14, V15} \\ \end{array} \\ \begin{array}{c} \text{V}_{\text{CC}}, \text{V}_{\text{EE}} \\ \text{Power Dissipation (Note 3)} \\ \end{array}$ 

Storage Temperature Range -65°C to +150°C
Lead Temp. (Soldering, 10 seconds)
Dual-In-Line Package (Plastic) 260°C
Dual-In-Line Package (Ceramic) 300°C
Surface Mount Package
Vapor Phase (60 seconds) 215°C
Infrared (15 seconds) 220°C

#### **Operating Ratings**

 $\begin{array}{ll} \text{Temperature Range} & \text{$T_{\text{MIN}} \leq T_{\text{A}} \leq T_{\text{MAX}}$} \\ \text{DAC0808LC Series} & \text{$0 \leq T_{\text{A}} \leq +75^{\circ}\text{C}$} \end{array}$ 

#### **Electrical Characteristics**

( $V_{CC}=5V$ ,  $V_{EE}=-15$   $V_{DC}$ ,  $V_{REF}/R14=2$  mA, DAC0808:  $V_{A}=-55$  C to  $V_{A}=-55$  C, DAC0808C, DAC0807C, DAC0806C,  $V_{A}=-55$  C, and all digital inputs at high logic level unless otherwise noted.)

TBD

| Symbol                                    | Parameter                                                                                               | Conditions                                                                           | Min | Тур         | Max                       | Units           |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-------------|---------------------------|-----------------|
| E <sub>r</sub>                            | Relative Accuracy (Error Relative to Full Scale I <sub>O</sub> )                                        | (Figure 4)                                                                           |     |             |                           | %               |
|                                           | DAC0808LC (LM1408-8)                                                                                    |                                                                                      |     |             | ± 0.19                    | %               |
|                                           | DAC0807LC (LM1408-7), (Note 5)                                                                          |                                                                                      |     |             | ±0.39                     | %               |
|                                           | DAC0806LC (LM1408-6), (Note 5)                                                                          |                                                                                      |     |             | ±0.78                     | %               |
|                                           | Settling Time to Within ½ LSB (Includes t <sub>PLH</sub> )                                              | T <sub>A</sub> = 25°C (Note 6),<br>(Figure 5)                                        |     | 150         |                           | ns              |
| t <sub>PLH</sub> , t <sub>PHL</sub>       | Propagation Delay Time                                                                                  | T <sub>A</sub> = 25°C, <i>(Figure 5)</i>                                             |     | 30          | 100                       | ns              |
| TCIO                                      | Output Full Scale Current Drift                                                                         |                                                                                      |     | ±20         |                           | ppm/°C          |
| MSB<br>V <sub>IH</sub><br>V <sub>IL</sub> | Digital Input Logic Levels<br>High Level, Logic "1"<br>Low Level, Logic "0"                             | (Figure 3)                                                                           | 2   |             | 0.8                       | V <sub>DC</sub> |
| MSB                                       | Digital Input Current<br>High Level<br>Low Level                                                        | (Figure 3)<br>V <sub>IH</sub> = 5V<br>V <sub>IL</sub> = 0.8V                         |     | 0<br>-0.003 | 0.040<br>-0.8             | mA<br>mA        |
| I <sub>15</sub>                           | Reference Input Bias Current                                                                            | (Figure 3)                                                                           |     | -1          | -3                        | μΑ              |
|                                           | Output Current Range                                                                                    | (Figure 3)<br>V <sub>EE</sub> = -5V<br>V <sub>EE</sub> = -15V, T <sub>A</sub> = 25°C | 0   | 2.0<br>2.0  | 2.1<br>4.2                | mA<br>mA        |
| lo                                        | Output Current                                                                                          | $V_{REF} = 2.000V,$ $R14 = 1000\Omega,$                                              | 1.0 | 1.00        | 2.1                       | ^               |
|                                           | Output Current, All Bits Low                                                                            | (Figure 3)<br>(Figure 3)                                                             | 1.9 | 1.99<br>0   | 4                         | mA<br>μA        |
|                                           | Output Voltage Compliance (Note 2) $V_{EE} = -5V, I_{REF} = 1 \text{ mA} $ $V_{EE} \text{ Below } -10V$ | $E_{\Gamma} \le 0.19\%, T_{A} = 25^{\circ}C$                                         |     |             | -0.55, +0.4<br>-5.0, +0.4 | V <sub>DC</sub> |

| Symbol             | Parameter                               | Conditions                               | Min  | Тур  | Max   | Units           |
|--------------------|-----------------------------------------|------------------------------------------|------|------|-------|-----------------|
| SRI <sub>REF</sub> | Reference Current Slew Rate             | (Figure 6)                               | 4    | 8    |       | mA/μs           |
|                    | Output Current Power Supply Sensitivity | $-5V \le V_{EE} \le -16.5V$              |      | 0.05 | 2.7   | μA/V            |
|                    | Power Supply Current (All Bits Low)     | (Figure 3)                               |      |      |       |                 |
| Icc                |                                         |                                          |      | 2.3  | 22    | mA              |
| I <sub>EE</sub>    |                                         |                                          |      | -4.3 | -13   | mA              |
|                    | Power Supply Voltage Range              | T <sub>A</sub> = 25°C, <i>(Figure 3)</i> |      |      |       |                 |
| V <sub>CC</sub>    |                                         |                                          | 4.5  | 5.0  | 5.5   | V <sub>DC</sub> |
| V <sub>EE</sub>    |                                         |                                          | -4.5 | -15  | -16.5 | $V_{DC}$        |
|                    | Power Dissipation                       |                                          |      |      |       |                 |
|                    | All Bits Low                            | $V_{CC} = 5V, V_{EE} = -5V$              |      | 33   | 170   | mW              |
|                    |                                         | $V_{CC} = 5V, V_{EE} = -15V$             |      | 106  | 305   | mW              |
|                    | All Bits High                           | $V_{CC} = 15V, V_{EE} = -5V$             |      | 90   |       | mW              |
|                    |                                         | $V_{CC} = 15V, V_{EE} = -15V$            |      | 160  |       | mW              |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions

Note 2: Range control is not required.

Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any temperature is  $P_D = (T_{JMAX} - T_A)/\theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower. For this device,  $T_{JMAX} = 125^{\circ}C$ , and the typical junction-to-ambient thermal resistance of the dual-in-line J package when the board mounted is 100°C/W. For the dual-in-line N package, this number increases to 175°C/W and for the small outline M package this number is 100°C/W.

Note 4: Human body model, 100 pF discharged through a 1.5 k $\Omega$  resistor.

Note 5: All current switches are tested to guarantee at least 50% of rated current.

Note 6: All bits switched.

Note 7: Pin-out numbers for the DAL080X represent the dual-in-line package. The small outline package pinout differs from the dual-in-line package.

# **Typical Application**



FIGURE 1. + 10V Output Digital to Analog Converter (Note 7)

#### **Typical Performance Characteristics**

 $V_{CC} = 5V$ ,  $V_{EE} = -15V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted

#### Logic Input Current vs Input Voltage



#### **Bit Transfer Characteristics**



Logic Threshold Voltage vs



#### **Output Current vs Output** Voltage (Output Voltage Compliance)



**Output Voltage Compliance** vs Temperature



**Typical Power Supply Current vs Temperature** 



#### **Typical Power Supply** Current vs V<sub>EE</sub>



#### **Typical Power Supply** Current vs V<sub>CC</sub>



Reference Input



TL/H/5687-5

Unless otherwise specified: R14 = R15 = 1 k $\Omega$ , C = 15 pF, pin 16 to  $V_{EE}$ ;  $R_L = 50\Omega$ , pin 4 to ground.

Curve A: Large Signal Bandwidth Method of Figure 7, V<sub>REF</sub> = 2 Vp-p offset 1 V above ground.

Curve B: Small Signal Bandwidth Method of Figure 7,  $R_L = 250\Omega$ ,  $V_{REF}$ = 50 mVp-p offset 200 mV above

Curve C: Large and Small Signal Bandwidth Method of Figure 9 (no op amp, R<sub>L</sub> =  $50\Omega$ ), R<sub>S</sub> =  $50\Omega$ , V<sub>REF</sub> = 2V, V<sub>S</sub> = 100 mVp-p centered at 0V.





#### Test Circuits (Continued)



V<sub>CC</sub>

A1 0 5

A2 0 7

A3 0 7

A4 0 8

A6 0 11

A7 0 12

A8 0 12

V<sub>EE</sub>

TL/H/5687-10

FIGURE 7. Positive V<sub>REF</sub> (Note 7)

FIGURE 6. Reference Current Slew Rate Measurement (Note 7)



FIGURE 8. Negative V<sub>REF</sub> (Note 7)



FIGURE 9. Programmable Gain Amplifier or Digital Attenuator Circuit (Note 7)

# **Application Hints**

#### REFERENCE AMPLIFIER DRIVE AND COMPENSATION

The reference amplifier provides a voltage at pin 14 for converting the reference voltage to a current, and a turn-around circuit or current mirror for feeding the ladder. The reference amplifier input currrent, I<sub>14</sub>, must always flow into pin 14, regardless of the set-up method or reference voltage polarity. Connections for a positive voltage are shown in *Figure 7*. The reference voltage source supplies the full current I<sub>14</sub>. For bipolar reference signals, as in the multiplying mode,

R15 can be tied to a negative voltage corresponding to the minimum input level. It is possible to eliminate R15 with only a small sacrifice in accuracy and temperature drift.

The compensation capacitor value must be increased with increases in R14 to maintain proper phase margin; for R14 values of 1, 2.5 and 5 k $\Omega$ , minimum capacitor values are 15, 37 and 75 pF. The capacitor may be tied to either V<sub>EE</sub> or ground, but using V<sub>EE</sub> increases negative supply rejection.

#### **Application Hints** (Continued)

A negative reference voltage may be used if R14 is grounded and the reference voltage is applied to R15 as shown in Figure 8. A high input impedance is the main advantage of this method. Compensation involves a capacitor to  $V_{EE}$  on pin 16, using the values of the previous paragraph. The negative reference voltage must be at least 4V above the  $V_{EE}$  supply. Bipolar input signals may be handled by connecting R14 to a positive reference voltage equal to the peak positive input level at pin 15.

When a DC reference voltage is used, capacitive bypass to ground is recommended. The 5V logic supply is not recommended as a reference voltage. If a well regulated 5V supply which drives logic is to be used as the reference, R14 should be decoupled by connecting it to 5V through another resistor and bypassing the junction of the 2 resistors with 0.1  $\mu\mathrm{F}$  to ground. For reference voltages greater than 5V, a clamp diode is recommended between pin 14 and ground.

If pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods apply and the amplifier must be heavily compensated, decreasing the overall bandwidth.

#### **OUTPUT VOLTAGE RANGE**

The voltage on pin 4 is restricted to a range of -0.55 to 0.4V when  $V_{\text{EE}}=-5\text{V}$  due to the current switching methods employed in the DAC0808.

The negative output voltage compliance of the DAC0808 is extended to -5V where the negative supply voltage is more negative than -10V. Using a full-scale current of 1.992 mA and load resistor of 2.5 k $\Omega$  between pin 4 and ground will yield a voltage output of 256 levels between 0 and -4.980V. Floating pin 1 does not affect the converter speed or power dissipation. However, the value of the load resistor determines the switching time due to increased voltage swing. Values of  $R_L$  up to  $500\Omega$  do not significantly affect performance, but a 2.5 k $\Omega$  load increases worst-case settling time to 1.2  $\mu\text{S}$  (when all bits are switched ON). Refer to the subsequent text section on Settling Time for more details on output loading.

#### **OUTPUT CURRENT RANGE**

The output current maximum rating of 4.2 mA may be used only for negative supply voltages more negative than -8V, due to the increased voltage drop across the resistors in the reference current amplifier.

#### ACCURACY

Absolute accuracy is the measure of each output current level with respect to its intended value, and is dependent upon relative accuracy and full-scale current drift. Relative accuracy is the measure of each output current level as a fraction of the full-scale current. The relative accuracy of the DAC0808 is essentially constant with temperature due to

the excellent temperature tracking of the monolithic resistor ladder. The reference current may drift with temperature, causing a change in the absolute accuracy of output current. However, the DAC0808 has a very low full-scale current drift with temperature.

The DAC0808 series is guaranteed accurate to within  $\pm\,1\!/_{\!2}$ LSB at a full-scale output current of 1.992 mA. This corresponds to a reference amplifier output current drive to the ladder network of 2 mA, with the loss of 1 LSB (8  $\mu$ A) which is the ladder remainder shunted to ground. The input current to pin 14 has a guaranteed value of between 1.9 and 2.1 mA, allowing some mismatch in the NPN current source pair. The accuracy test circuit is shown in Figure 4. The 12bit converter is calibrated for a full-scale output current of 1.992 mA. This is an optional step since the DAC0808 accuracy is essentially the same between 1.5 and 2.5 mA. Then the DAC0808 circuits' full-scale current is trimmed to the same value with R14 so that a zero value appears at the error amplifier output. The counter is activated and the error band may be displayed on an oscilloscope, detected by comparators, or stored in a peak detector.

Two 8-bit D-to-A converters may not be used to construct a 16-bit accuracy D-to-A converter. 16-bit accuracy implies a total error of  $\pm 1\!\!/_{\!\!2}$  of one part in 65,536 or  $\pm 0.00076\%,$  which is much more accurate than the  $\pm 0.019\%$  specification provided by the DAC0808.

#### **MULTIPLYING ACCURACY**

The DAC0808 may be used in the multiplying mode with 8-bit accuracy when the reference current is varied over a range of 256:1. If the reference current in the multiplying mode ranges from 16  $\mu$ A to 4 mA, the additional error contributions are less than 1.6  $\mu$ A. This is well within 8-bit accuracy when referred to full-scale.

A monotonic converter is one which supplies an increase in current for each increment in the binary word. Typically, the DAC0808 is monotonic for all values of reference current above 0.5 mA. The recommended range for operation with a DC reference current is 0.5 to 4 mA.

#### SETTLING TIME

The worst-case switching condition occurs when all bits are switched ON, which corresponds to a low-to-high transition for all bits. This time is typically 150 ns for settling to within  $\pm 1/_2$  LSB, for 8-bit accuracy, and 100 ns to  $1/_2$  LSB for 7 and 6-bit accuracy. The turn OFF is typically under 100 ns. These times apply when  $R_L \leq 500\Omega$  and  $C_O \leq 25$  pF.

Extra care must be taken in board layout since this is usually the dominant factor in satisfactory test results when measuring settling time. Short leads, 100  $\mu\text{F}$  supply bypassing for low frequencies, and minimum scope lead length are all mandatory.



NS Package Number M16A

## Physical Dimensions inches (millimeters) (Continued)



**Dual-In-Line Package** Order Number DAC0808, DAC0807 or DAC0806 NS Package Number N16A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** 

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** 

Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.

# ADC0808/ADC0809 8-Bit $\mu$ P Compatible A/D Converters with 8-Channel Multiplexer

# **General Description**

The ADC0808, ADC0809 data acquisition component is a monolithic CMOS device with an 8-bit analog-to-digital converter, 8-channel multiplexer and microprocessor compatible control logic. The 8-bit A/D converter uses successive approximation as the conversion technique. The converter features a high impedance chopper stabilized comparator, a 256R voltage divider with analog switch tree and a successive approximation register. The 8-channel multiplexer can directly access any of 8-single-ended analog signals.

The device eliminates the need for external zero and full-scale adjustments. Easy interfacing to microprocessors is provided by the latched and decoded multiplexer address inputs and latched TTL TRI-STATE® outputs.

The design of the ADC0808, ADC0809 has been optimized by incorporating the most desirable aspects of several A/D conversion techniques. The ADC0808, ADC0809 offers high speed, high accuracy, minimal temperature dependence, excellent long-term accuracy and repeatability, and consumes minimal power. These features make this device ideally suited to applications from process and machine control to consumer and automotive applications. For 16-channel multiplexer with common output (sample/hold port) see ADC0816 data sheet. (See AN-247 for more information.)

#### **Features**

- Easy interface to all microprocessors
- Operates ratiometrically or with 5 V<sub>DC</sub> or analog span adjusted voltage reference
- No zero or full-scale adjust required
- 8-channel multiplexer with address logic
- 0V to 5V input range with single 5V power supply
- Outputs meet TTL voltage level specifications
- Standard hermetic or molded 28-pin DIP package
- 28-pin molded chip carrier package
- ADC0808 equivalent to MM74C949
- ADC0809 equivalent to MM74C949-1

#### **Key Specifications**

- ResolutionTotal Unadjusted Error
  - $\pm\,1\!/_{\!2}$  LSB and  $\pm\,1$  LSB

ADC0808/ADC0809 8-Bit  $\mu$ P Compatible A/D Converters with 8-Channel Multiplexer

8 Bits

5 V<sub>DC</sub>

- Single Supply
- Low Power 15 mW
- Conversion Time 100  $\mu$ s



#### **Absolute Maximum Ratings** (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage ( $V_{CC}$ ) (Note 3) 6.5V Voltage at Any Pin -0.3V to ( $V_{CC}+0.3V$ ) Except Control Inputs Voltage at Control Inputs -0.3V to +15V

(START, OE, CLOCK, ALE, ADD A, ADD B, ADD C)

 $\begin{array}{lll} Storage \ Temperature \ Range & -65^{\circ}C \ to \ +150^{\circ}C \\ Package \ Dissipation \ at \ T_{A} = 25^{\circ}C & 875 \ mW \\ Lead \ Temp. \ (Soldering, \ 10 \ seconds) & & & \\ Dual-In-Line \ Package \ (plastic) & 260^{\circ}C \\ Dual-In-Line \ Package \ (ceramic) & 300^{\circ}C \\ \end{array}$ 

Dual-in-Line Package (ceramic) 300°C

Molded Chip Carrier Package

Vapor Phase (60 seconds) 215°C

Infrared (15 seconds) 220°C

ESD Susceptibility (Note 8) 400V

#### Operating Conditions (Notes 1 & 2)

Range of V<sub>CC</sub> (Note 1)

4.5  $V_{DC}$  to 6.0  $V_{DC}$ 

#### **Electrical Characteristics**

Converter Specifications:  $V_{CC} = 5 \ V_{DC} = V_{REF+}$ ,  $V_{REF(-)} = GND$ ,  $T_{MIN} \le T_A \le T_{MAX}$  and  $f_{CLK} = 640$  kHz unless otherwise stated.

| Symbol                            | Parameter                  | Conditions                           | Min                    | Тур                | Max                    | Units    |
|-----------------------------------|----------------------------|--------------------------------------|------------------------|--------------------|------------------------|----------|
|                                   | ADC0808                    |                                      |                        |                    |                        |          |
|                                   | Total Unadjusted Error     | 25°C                                 |                        |                    | ± 1/2                  | LSB      |
|                                   | (Note 5)                   | T <sub>MIN</sub> to T <sub>MAX</sub> |                        |                    | ± 3/4                  | LSB      |
|                                   | ADC0809                    |                                      |                        |                    |                        |          |
|                                   | Total Unadjusted Error     | 0°C to 70°C                          |                        |                    | ± 1                    | LSB      |
|                                   | (Note 5)                   | T <sub>MIN</sub> to T <sub>MAX</sub> |                        |                    | ± 11/ <sub>4</sub>     | LSB      |
|                                   | Input Resistance           | From Ref(+) to Ref(-)                | 1.0                    | 2.5                |                        | kΩ       |
|                                   | Analog Input Voltage Range | (Note 4) V(+) or V(-)                | GND-0.10               |                    | V <sub>CC</sub> +0.10  | $V_{DC}$ |
| V <sub>REF(+)</sub>               | Voltage, Top of Ladder     | Measured at Ref(+)                   |                        | V <sub>CC</sub>    | V <sub>CC</sub> +0.1   | ٧        |
| $\frac{V_{REF(+)}+V_{REF(-)}}{2}$ | Voltage, Center of Ladder  |                                      | V <sub>CC</sub> /2-0.1 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2+0.1 | >        |
| V <sub>REF(-)</sub>               | Voltage, Bottom of Ladder  | Measured at Ref(-)                   | -0.1                   | 0                  |                        | >        |
| I <sub>IN</sub>                   | Comparator Input Current   | f <sub>c</sub> =640 kHz, (Note 6)    | -2                     | ±0.5               | 2                      | μΑ       |

#### **Electrical Characteristics**

Digital Levels and DC Specifications: ADC0808CJ  $4.5\text{V} \le \text{V}_{\text{CC}} \le 5.5\text{V}$ ,  $-55^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$  unless otherwise noted ADC0808CCJ, ADC0808CCV, ADC0808CCV and ADC0809CCV,  $4.75 \le \text{V}_{\text{CC}} \le 5.25\text{V}$ ,  $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$  unless otherwise noted

| Symbol              | Parameter                   | Conditions                                                             | Min          | Тур | Max        | Units    |  |  |  |
|---------------------|-----------------------------|------------------------------------------------------------------------|--------------|-----|------------|----------|--|--|--|
| ANALOG M            | ANALOG MULTIPLEXER          |                                                                        |              |     |            |          |  |  |  |
| I <sub>OFF(+)</sub> | OFF Channel Leakage Current | $V_{CC} = 5V, V_{IN} = 5V,$ $T_A = 25^{\circ}C$ $T_{MIN}$ to $T_{MAX}$ |              | 10  | 200<br>1.0 | nA<br>μA |  |  |  |
| I <sub>OFF(-)</sub> | OFF Channel Leakage Current | $V_{CC} = 5V, V_{IN} = 0,$ $T_A = 25^{\circ}C$ $T_{MIN}$ to $T_{MAX}$  | -200<br>-1.0 | -10 |            | nA<br>μA |  |  |  |

#### **Electrical Characteristics** (Continued)

Digital Levels and DC Specifications: ADC0808CJ  $4.5V \le V_{CC} \le 5.5V$ ,  $-55^{\circ}C \le T_{A} \le +125^{\circ}C$  unless otherwise noted ADC0808CCJ, ADC0808CCN, ADC0808CCV, ADC0809CCN and ADC0809CCV,  $4.75 \le V_{CC} \le 5.25V$ ,  $-40^{\circ}C \le T_{A} \le +85^{\circ}C$  unless otherwise noted

| Symbol              | Parameter                                         | Conditions                              | MIn                  | Тур | Max  | Units    |
|---------------------|---------------------------------------------------|-----------------------------------------|----------------------|-----|------|----------|
| CONTROL             | NPUTS                                             |                                         |                      |     | •    |          |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage                         |                                         | V <sub>CC</sub> -1.5 |     |      | V        |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage                         |                                         |                      |     | 1.5  | V        |
| I <sub>IN(1)</sub>  | Logical "1" Input Current (The Control Inputs)    | V <sub>IN</sub> = 15V                   |                      |     | 1.0  | μΑ       |
| I <sub>IN(0)</sub>  | Logical "0" Input Current<br>(The Control Inputs) | V <sub>IN</sub> =0                      | -1.0                 |     |      | μΑ       |
| Icc                 | Supply Current                                    | f <sub>CLK</sub> =640 kHz               |                      | 0.3 | 3.0  | mA       |
| DATA OUT            | PUTS AND EOC (INTERRUPT)                          |                                         |                      |     |      |          |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage                        | $I_{O} = -360  \mu A$                   | V <sub>CC</sub> -0.4 |     |      | V        |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage                        | I <sub>O</sub> = 1.6 mA                 |                      |     | 0.45 | V        |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage EOC                    | I <sub>O</sub> = 1.2 mA                 |                      |     | 0.45 | V        |
| l <sub>OUT</sub>    | TRI-STATE Output Current                          | V <sub>O</sub> =5V<br>V <sub>O</sub> =0 | -3                   |     | 3    | μA<br>μA |

#### **Electrical Characteristics**

 $\textbf{Timing Specifications} \ V_{CC} = V_{REF(+)} = 5V, \ V_{REF(-)} = GND, \ t_f = t_f = 20 \ \text{ns and} \ T_A = 25^{\circ}C \ \text{unless otherwise noted}.$ 

| Symbol                            | Parameter                         | Conditions                                                     | Min | Тур | Max    | Units            |
|-----------------------------------|-----------------------------------|----------------------------------------------------------------|-----|-----|--------|------------------|
| t <sub>WS</sub>                   | Minimum Start Pulse Width         | (Figure 5)                                                     |     | 100 | 200    | ns               |
| t <sub>WALE</sub>                 | Minimum ALE Pulse Width           | (Figure 5)                                                     |     | 100 | 200    | ns               |
| t <sub>s</sub>                    | Minimum Address Set-Up Time       | (Figure 5)                                                     |     | 25  | 50     | ns               |
| t <sub>H</sub>                    | Minimum Address Hold Time         | (Figure 5)                                                     |     | 25  | 50     | ns               |
| t <sub>D</sub>                    | Analog MUX Delay Time<br>From ALE | R <sub>S</sub> =0Ω (Figure 5)                                  |     | 1   | 2.5    | μS               |
| t <sub>H1</sub> , t <sub>H0</sub> | OE Control to Q Logic State       | C <sub>L</sub> = 50 pF, R <sub>L</sub> = 10k <i>(Figure 8)</i> |     | 125 | 250    | ns               |
| t <sub>1H</sub> , t <sub>0H</sub> | OE Control to Hi-Z                | C <sub>L</sub> = 10 pF, R <sub>L</sub> = 10k <i>(Figure 8)</i> |     | 125 | 250    | ns               |
| t <sub>c</sub>                    | Conversion Time                   | f <sub>c</sub> =640 kHz, <i>(Figure 5)</i> (Note 7)            | 90  | 100 | 116    | μS               |
| f <sub>C</sub>                    | Clock Frequency                   |                                                                | 10  | 640 | 1280   | kHz              |
| t <sub>EOC</sub>                  | EOC Delay Time                    | (Figure 5)                                                     | 0   |     | 8+2 μS | Clock<br>Periods |
| C <sub>IN</sub>                   | Input Capacitance                 | At Control Inputs                                              |     | 10  | 15     | pF               |
| C <sub>OUT</sub>                  | TRI-STATE Output<br>Capacitance   | At TRI-STATE Outputs                                           |     | 10  | 15     | pF               |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions.

Note 2: All voltages are measured with respect to GND, unless othewise specified.

Note 3: A zener diode exists, internally, from  $V_{CC}$  to GND and has a typical breakdown voltage of 7  $V_{DC}$ .

Note 4: Two on-chip diodes are tied to each analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the V<sub>CC</sub>n supply. The spec allows 100 mV forward bias of either diode. This means that as long as the analog V<sub>IN</sub> does not exceed the supply voltage by more than 100 mV, the output code will be correct. To achieve an absolute 0V<sub>DC</sub> to 5V<sub>DC</sub> input voltage range will therefore require a minimum supply voltage of 4.900 V<sub>DC</sub> over temperature variations, initial tolerance and loading.

**Note 5:** Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors. See *Figure 3.* None of these A/Ds requires a zero or full-scale adjust. However, if an all zero code is desired for an analog input other than 0.0V, or if a narrow full-scale span exists (for example: 0.5V to 4.5V full-scale) the reference voltages can be adjusted to achieve this. See *Figure 13*.

Note 6: Comparator input current is a bias current into or out of the chopper stabilized comparator. The bias current varies directly with clock frequency and has little temperature dependence (Figure 6). See paragraph 4.0.

 $\textbf{Note 7:} \ \textbf{The outputs of the data register are updated one clock cycle before the rising edge of EOC.}$ 

Note 8: Human body model, 100 pF discharged through a 1.5 k $\Omega$  resistor.

#### **Functional Description**

**Multiplexer.** The device contains an 8-channel single-ended analog signal multiplexer. A particular input channel is selected by using the address decoder. Table I shows the input states for the address lines to select any channel. The address is latched into the decoder on the low-to-high transition of the address latch enable signal.

**TABLE I** 

| SELECTED       | ADDRESS LINE |   |   |  |
|----------------|--------------|---|---|--|
| ANALOG CHANNEL | С            | В | A |  |
| IN0            | L            | L | L |  |
| IN1            | L            | L | н |  |
| IN2            | L            | Н | L |  |
| IN3            | L            | Н | н |  |
| IN4            | Н            | L | L |  |
| IN5            | Н            | L | Н |  |
| IN6            | Н            | Н | L |  |
| IN7            | Н            | Н | Н |  |

#### **CONVERTER CHARACTERISTICS**

#### The Converter

The heart of this single chip data acquisition system is its 8-bit analog-to-digital converter. The converter is designed

to give fast, accurate, and repeatable conversions over a wide range of temperatures. The converter is partitioned into 3 major sections: the 256R ladder network, the successive approximation register, and the comparator. The converter's digital outputs are positive true.

The 256R ladder network approach (Figure 1) was chosen over the conventional R/2R ladder because of its inherent monotonicity, which guarantees no missing digital codes. Monotonicity is particularly important in closed loop feedback control systems. A non-monotonic relationship can cause oscillations that will be catastrophic for the system. Additionally, the 256R network does not cause load variations on the reference voltage.

The bottom resistor and the top resistor of the ladder network in Figure 1 are not the same value as the remainder of the network. The difference in these resistors causes the output characteristic to be symmetrical with the zero and full-scale points of the transfer curve. The first output transition occurs when the analog signal has reached  $\pm 1/2\,$  LSB and succeeding output transitions occur every 1 LSB later up to full-scale.

The successive approximation register (SAR) performs 8 iterations to approximate the input voltage. For any SAR type converter, n-iterations are required for an n-bit converter. Figure 2 shows a typical example of a 3-bit converter. In the ADC0808, ADC0809, the approximation technique is extended to 8 bits using the 256R network.



FIGURE 1. Resistor Ladder and Switch Tree

#### Functional Description (Continued)

The A/D converter's successive approximation register (SAR) is reset on the positive edge of the start conversion (SC) pulse. The conversion is begun on the falling edge of the start conversion pulse. A conversion in process will be interrupted by receipt of a new start conversion pulse. Continuous conversion may be accomplished by tying the end-of-conversion (EOC) output to the SC input. If used in this mode, an external start conversion pulse should be applied after power up. End-of-conversion will go low between 0 and 8 clock pulses after the rising edge of start conversion.

The most important section of the A/D converter is the comparator. It is this section which is responsible for the ultimate accuracy of the entire converter. It is also the

repeatability of the device. A chopper-stabilized comparator provides the most effective method of satisfying all the converter requirements.

The chopper-stabilized comparator converts the DC input signal into an AC signal. This signal is then fed throught a

comparator drift which has the greatest influence on the

The chopper-stabilized comparator converts the DC input signal into an AC signal. This signal is then fed throught a high gain AC amplifier and has the DC level restored. This technique limits the drift component of the amplifier since the drift is a DC component which is not passed by the AC amplifier. This makes the entire A/D converter extremely insensitive to temperature, long term drift and input offset errors

Figure 4 shows a typical error curve for the ADC0808 as measured using the procedures outlined in AN-179.



FIGURE 2. 3-Bit A/D Transfer Curve



FIGURE 3. 3-Bit A/D Absolute Accuracy Curve



FIGURE 4. Typical Error Curve

TL/H/5672-3



# **Typical Performance Characteristics**



FIGURE 6. Comparator I<sub>IN</sub> vs V<sub>IN</sub>  $(V_{CC} = V_{REF} = 5V)$ 



TL/H/5672-5

FIGURE 7. Multiplexer  $R_{ON}$  vs  $V_{IN}$  ( $V_{CC} = V_{REF} = 5V$ )

# **TRI-STATE Test Circuits and Timing Diagrams**



#### **Applications Information**

#### **OPERATION**

#### 1.0 RATIOMETRIC CONVERSION

The ADC0808, ADC0809 is designed as a complete Data Acquisition System (DAS) for ratiometric conversion systems. In ratiometric systems, the physical variable being measured is expressed as a percentage of full-scale which is not necessarily related to an absolute standard. The voltage input to the ADC0808 is expressed by the equation

$$\frac{V_{IN}}{V_{fs} - V_Z} = \frac{D_X}{D_{MAX} - D_{MIN}} \tag{1}$$

V<sub>IN</sub> = Input voltage into the ADC0808

V<sub>fs</sub> = Full-scale voltage

V<sub>Z</sub>=Zero voltage

 $D_X$ = Data point being measured

D<sub>MAX</sub> = Maximum data limit

D<sub>MIN</sub> = Minimum data limit

A good example of a ratiometric transducer is a potentiometer used as a position sensor. The position of the wiper is directly proportional to the output voltage which is a ratio of the full-scale voltage across it. Since the data is represented as a proportion of full-scale, reference requirements are greatly reduced, eliminating a large source of error and cost for many applications. A major advantage of the ADC0808, ADC0809 is that the input voltage range is equal to the supply range so the transducers can be connected directly across the supply and their outputs connected directly into the multiplexer inputs, (*Figure 9*).

Ratiometric transducers such as potentiometers, strain gauges, thermistor bridges, pressure transducers, etc., are suitable for measuring proportional relationships; however, many types of measurements must be referred to an absolute standard such as voltage or current. This means a system reference must be used which relates the full-scale voltage to the standard volt. For example, if  $V_{\rm CC} = V_{\rm REF} = 5.12 V$ , then the full-scale range is divided into 256 standard steps. The smallest standard step is 1 LSB which is then 20 mV.

#### 2.0 RESISTOR LADDER LIMITATIONS

The voltages from the resistor ladder are compared to the selected into 8 times in a conversion. These voltages are coupled to the comparator via an analog switch tree which is referenced to the supply. The voltages at the top, center and bottom of the ladder must be controlled to maintain proper operation.

The top of the ladder, Ref(+), should not be more positive than the supply, and the bottom of the ladder, Ref(-), should not be more negative than ground. The center of the ladder voltage must also be near the center of the supply because the analog switch tree changes from N-channel switches to P-channel switches. These limitations are automatically satisfied in ratiometric systems and can be easily met in ground referenced systems.

Figure 10 shows a ground referenced system with a separate supply and reference. In this system, the supply must be trimmed to match the reference voltage. For instance, if a 5.12V is used, the supply should be adjusted to the same voltage within 0.1V.



FIGURE 9. Ratiometric Conversion System

#### **Applications Information (Continued)**

The ADC0808 needs less than a milliamp of supply current so developing the supply from the reference is readily accomplished. In  $Figure\ 11$  a ground referenced system is shown which generates the supply from the reference. The buffer shown can be an op amp of sufficient drive to supply the milliamp of supply current and the desired bus drive, or if a capacitive bus is driven by the outputs a large capacitor will supply the transient supply current as seen in Figure 12. The LM301 is overcompensated to insure stability when loaded by the 10  $\mu \rm F$  output capacitor.

The top and bottom ladder voltages cannot exceed  $V_{CC}$  and ground, respectively, but they can be symmetrically less than  $V_{CC}$  and greater than ground. The center of the ladder voltage should always be near the center of the supply. The sensitivity of the converter can be increased, (i.e., size of the LSB steps decreased) by using a symmetrical reference system. In *Figure 13*, a 2.5V reference is symmetrically centered about  $V_{CC}/2$  since the same current flows in identical resistors. This system with a 2.5V reference allows the LSB bit to be half the size of a 5V reference system.



FIGURE 10. Ground Referenced Conversion System Using Trimmed Supply



FIGURE 11: Ground Referenced Conversion System with Reference Generating  $V_{CC}$  Supply

#### **Applications Information** (Continued)



FIGURE 12. Typical Reference and Supply Circuit



TL/H/5672-9

FIGURE 13. Symmetrically Centered Reference

#### 3.0 CONVERTER EQUATIONS

The transition between adjacent codes N and N+1 is given by:

$$V_{IN} = \left\{ (V_{REF(+)} - V_{REF(-)}) \left[ \frac{N}{256} + \frac{1}{512} \right] \pm V_{TUE} \right\} + V_{REF(-)}$$
 (2)

The center of an output code N is given by:

$$V_{IN} \left\{ (V_{REF(+)} - V_{REF(-)}) \left[ \frac{N}{256} \right] \pm V_{TUE} \right\} + V_{REF(-)}$$
 (3)

The output code N for an arbitrary input are the integers within the range:

$$N = \frac{V_{IN} - V_{REF(-)}}{V_{REF(+)} - V_{REF(-)}} \times 256 \pm Absolute Accuracy$$
 (4)

where:  $V_{IN} = Voltage$  at comparator input

 $V_{REF(+)} = Voltage at Ref(+)$ 

 $V_{REF(-)} = Voltage at Ref(-)$ 

 $V_{TUE}$  = Total unadjusted error voltage (typically

V<sub>REF(+)</sub>÷512)

#### 4.0 ANALOG COMPARATOR INPUTS

The dynamic comparator input current is caused by the periodic switching of on-chip stray capacitances. These are connected alternately to the output of the resistor ladder/switch tree network and to the comparator input as part of the operation of the chopper stabilized comparator.

The average value of the comparator input current varies directly with clock frequency and with V<sub>IN</sub> as shown in *Figure 6*.

If no filter capacitors are used at the analog inputs and the signal source impedances are low, the comparator input current should not introduce converter errors, as the transient created by the capacitance discharge will die out before the comparator output is strobed.

If input filter capacitors are desired for noise reduction and signal conditioning they will tend to average out the dynamic comparator input current. It will then take on the characteristics of a DC bias current whose effect can be predicted conventionally.

# **Typical Application**



\*Address latches needed for 8085 and SC/MP interfacing the ADC0808 to a microprocessor

#### MICROPROCESSOR INTERFACE TABLE

| PROCESSOR | READ       | WRITE                 | INTERRUPT (COMMENT)            |
|-----------|------------|-----------------------|--------------------------------|
| 8080      | MEMR       | MEMW                  | INTR (Thru RST Circuit)        |
| 8085      | RD         | WR                    | INTR (Thru RST Circuit)        |
| Z-80      | RD         | WR                    | INT (Thru RST Circuit, Mode 0) |
| SC/MP     | NRDS       | NWDS                  | SA (Thru Sense A)              |
| 6800      | VMA•φ2•R/W | VMA•φ• <del>R/W</del> | IRQA or IRQB (Thru PIA)        |

# **Ordering Information**

| TEMPERATURE RANGE                           |  |                 | -55°C to +125°C          |                  |                  |
|---------------------------------------------|--|-----------------|--------------------------|------------------|------------------|
| Error ± ½ LSB Unadjusted ± 1 LSB Unadjusted |  | ADC0808CCN      | ADC0808CCV               | ADC0808CCJ       | ADC0808CJ        |
|                                             |  | ADC0809CCN      | ADC0809CCV               |                  |                  |
| Package Outline                             |  | N28A Molded DIP | V28A Molded Chip Carrier | J28A Ceramic DIP | J28A Ceramic DIP |
|                                             |  |                 |                          |                  |                  |

TL/H/5672-10





### Physical Dimensions inches (millimeters) (Continued)



Molded Chip Carrier (V) Order Number ADC0808CCV or ADC0809CCV NS Package Number V28A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** 

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

http://www.national.com

**National Semiconductor** 

Europe Fax: +49 (0) 180-530 85 86

Fax: +49 (0) 180-530 so so Email: europe.support@nsc.com Deutsch Tel: +49 (0) 180-530 85 85 English Tel: +49 (0) 180-532 78 32 Français Tel: +49 (0) 180-532 95 58 Italiano Tel: +49 (0) 180-534 16 80

National Semiconductor Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.

Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor

Japan Ltd.
Tel: 81-043-299-2308
Fax: 81-043-299-2408

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.



# LM555/NE555/SA555 Single Timer

#### **Features**

- High Current Drive Capability (200mA)
- Adjustable Duty Cycle
- Temperature Stability of 0.005%/°C
- Timing From µSec to Hours
- Turn off Time Less Than 2µSec

### **Applications**

- · Precision Timing
- · Pulse Generation
- Time Delay Generation
- Sequential Timing

### **Description**

The LM555/NE555/SA555 is a highly stable controller capable of producing accurate timing pulses. With monostable operation, the time delay is controlled by one external resistor and one capacitor. With astable operation, the frequency and duty cycle are accurately controlled with two external resistors and one capacitor.



## **Internal Block Diagram**



# Absolute Maximum Ratings (T<sub>A</sub> = 25°C)

| Parameter                                           | Symbol | Value                | Unit |
|-----------------------------------------------------|--------|----------------------|------|
| Supply Voltage                                      | Vcc    | 16                   | V    |
| Lead Temperature (Soldering 10sec)                  | TLEAD  | 300                  | °C   |
| Power Dissipation                                   | PD     | 600                  | mW   |
| Operating Temperature Range<br>LM555/NE555<br>SA555 | TOPR   | 0 ~ +70<br>-40 ~ +85 | °C   |
| Storage Temperature Range                           | TSTG   | -65 ~ +150           | °C   |

### **Electrical Characteristics**

(TA =  $25^{\circ}$ C, VCC =  $5 \sim 15$ V, unless otherwise specified)

| Parameter                                                                                      | Symbol                    | Conditions                                                | Min.  | Тур.               | Max.         | Unit               |
|------------------------------------------------------------------------------------------------|---------------------------|-----------------------------------------------------------|-------|--------------------|--------------|--------------------|
| Supply Voltage                                                                                 | Vcc                       | -                                                         | 4.5   | -                  | 16           | V                  |
| Supply Current *1(Low Stable)                                                                  | Icc                       | VCC = 5V, RL = ∞                                          | -     | 3                  | 6            | mA                 |
| Supply Current (Low Stable)                                                                    |                           | VCC = 15V, R <sub>L</sub> = ∞                             | -     | 7.5                | 15           | mA                 |
| Timing Error *2 (Monostable) Initial Accuracy Drift with Temperature Drift with Supply Voltage | ACCUR<br>Δt/ΔΤ<br>Δt/ΔVCC | R <sub>A</sub> = 1k $\Omega$ to100k $\Omega$<br>C = 0.1μF | -     | 1.0<br>50<br>0.1   | 3.0<br>0.5   | %<br>ppm/°C<br>%/V |
| Timing Error *2(Astable) Intial Accuracy Drift with Temperature Drift with Supply Voltage      | ACCUR<br>Δt/ΔT<br>Δt/ΔVCC | RA = $1k\Omega$ to $100k\Omega$<br>C = $0.1\mu$ F         | -     | 2.25<br>150<br>0.3 | -            | %<br>ppm/°C<br>%/V |
| Control Voltage                                                                                | Vc                        | VCC = 15V                                                 | 9.0   | 10.0               | 11.0         | V                  |
| Control voltage                                                                                | VC                        | VCC = 5V                                                  | 2.6   | 3.33               | 4.0          | V                  |
| Threshold Voltage                                                                              | VTH                       | VCC = 15V                                                 | -     | 10.0               | -            | V                  |
| -                                                                                              |                           | VCC = 5V                                                  | -     | 3.33               | -            | V                  |
| Threshold Current *3                                                                           | lth                       | -                                                         | -     | 0.1                | 0.25         | μΑ                 |
| Trigger Voltage                                                                                | VTR                       | VCC = 5V                                                  | 1.1   | 1.67               | 2.2          | V                  |
| ringger voltage                                                                                |                           | VCC = 15V                                                 | 4.5   | 5                  | 5.6          | V                  |
| Trigger Current                                                                                | ITR                       | VTR = 0V                                                  |       | 0.01               | 2.0          | μΑ                 |
| Reset Voltage                                                                                  | VRST                      | -                                                         | 0.4   | 0.7                | 1.0          | V                  |
| Reset Current                                                                                  | IRST                      | -                                                         |       | 0.1                | 0.4          | mA                 |
| Low Output Voltage                                                                             | VoL                       | VCC = 15V<br>ISINK = 10mA<br>ISINK = 50mA                 | -     | 0.06<br>0.3        | 0.25<br>0.75 | V<br>V             |
|                                                                                                |                           | VCC = 5V<br>ISINK = 5mA                                   | -     | 0.05               | 0.35         | ٧                  |
| High Output Voltage                                                                            | Vон                       | VCC = 15V<br>ISOURCE = 200mA<br>ISOURCE = 100mA           | 12.75 | 12.5<br>13.3       | -            | V                  |
|                                                                                                |                           | VCC = 5V<br>ISOURCE = 100mA                               | 2.75  | 3.3                | -            | V                  |
| Rise Time of Output                                                                            | t <sub>R</sub>            | -                                                         | -     | 100                | -            | ns                 |
| Fall Time of Output                                                                            | tF                        | -                                                         | -     | 100                | -            | ns                 |
| Discharge Leakage Current                                                                      | ILKG                      | -                                                         | -     | 20                 | 100          | nA                 |

#### Notes:

- 1. Supply current when output is high is typically 1mA less at VCC = 5V
- 2. Tested at Vcc = 5.0V and Vcc = 15V
- 3. This will determine maximum value of RA + RB for 15V operation, the max. total R =  $20M\Omega$ , and for 5V operation the max. total R =  $6.7M\Omega$

### **Application Information**

Table 1 below is the basic operating table of 555 timer:

**Table 1. Basic Operating Table** 

| Threshold Voltage<br>(Vth)(PIN 6) | Trigger Voltage<br>(Vtr)(PIN 2) | Reset(PIN 4) | Output(PIN 3) | Discharging Tr.<br>(PIN 7) |
|-----------------------------------|---------------------------------|--------------|---------------|----------------------------|
| Don't care                        | Don't care                      | Low          | Low           | ON                         |
| Vth > 2Vcc / 3                    | Vth > 2Vcc / 3                  | High         | Low           | ON                         |
| Vcc / 3 < Vth < 2 Vcc / 3         | Vcc / 3 < Vth < 2 Vcc / 3       | High         | -             | -                          |
| V <sub>th</sub> < Vcc / 3         | V <sub>th</sub> < Vcc / 3       | High         | High          | OFF                        |

When the low signal input is applied to the reset terminal, the timer output remains low regardless of the threshold voltage or the trigger voltage. Only when the high signal is applied to the reset terminal, timer's output changes according to threshold voltage and trigger voltage.

When the threshold voltage exceeds 2/3 of the supply voltage while the timer output is high, the timer's internal discharge Tr. turns on, lowering the threshold voltage to below 1/3 of the supply voltage. During this time, the timer output is maintained low. Later, if a low signal is applied to the trigger voltage so that it becomes 1/3 of the supply voltage, the timer's internal discharge Tr. turns off, increasing the threshold voltage and driving the timer output again at high.

#### 1. Monostable Operation



Figure 1. Monoatable Circuit



Figure 2. Resistance and Capacitance vs. Time delay(td)



Figure 3. Waveforms of Monostable Operation

Figure 1 illustrates a monostable circuit. In this mode, the timer generates a fixed pulse whenever the trigger voltage falls below Vcc/3. When the trigger pulse voltage applied to the #2 pin falls below Vcc/3 while the timer output is low, the timer's internal flip-flop turns the discharging Tr. off and causes the timer output to become high by charging the external capacitor C1 and setting the flip-flop output at the same time.

The voltage across the external capacitor C1,  $V_{C1}$  increases exponentially with the time constant  $t=R_A*C$  and reaches  $2V_{CC}/3$  at  $td=1.1R_A*C$ . Hence, capacitor C1 is charged through resistor  $R_A$ . The greater the time constant  $R_AC$ , the longer it takes for the  $V_{C1}$  to reach  $2V_{CC}/3$ . In other words, the time constant  $R_AC$  controls the output pulse width.

When the applied voltage to the capacitor C1 reaches 2Vcc/3, the comparator on the trigger terminal resets the flip-flop, turning the discharging Tr. on. At this time, C1 begins to discharge and the timer output converts to low.

In this way, the timer operating in monostable repeats the above process. Figure 2 shows the time constant relationship based on R<sub>A</sub> and C. Figure 3 shows the general waveforms during monostable operation.

It must be noted that, for normal operation, the trigger pulse voltage needs to maintain a minimum of Vcc/3 before the timer output turns low. That is, although the output remains unaffected even if a different trigger pulse is applied while the output is high, it may be affected and the waveform not operate properly if the trigger pulse voltage at the end of the output pulse remains at below Vcc/3. Figure 4 shows such timer output abnormality.



Figure 4. Waveforms of Monostable Operation (abnormal)

#### 2. Astable Operation







Figure 6. Capacitance and Resistance vs. Frequency



 $R_A=1k\Omega$ ,  $R_B=1k\Omega$ ,  $R_L=1kW$ , C1=1uF, Vcc=5V

Figure 7. Waveforms of Astable Operation

An astable timer operation is achieved by adding resistor RB to Figure 1 and configuring as shown on Figure 5. In astable operation, the trigger terminal and the threshold terminal are connected so that a self-trigger is formed, operating as a multi vibrator. When the timer output is high, its internal discharging Tr turns off and the VC1 increases by exponential function with the time constant (RA+RB)\*C.

When the  $V_{C1}$ , or the threshold voltage, reaches  $2V_{cc/3}$ , the comparator output on the trigger terminal becomes high, resetting the F/F and causing the timer output to become low. This in turn turns on the discharging Tr. and the C1 discharges through the discharging channel formed by  $R_B$  and the discharging Tr. When the  $V_{C1}$  falls below  $V_{cc/3}$ , the comparator output on the trigger terminal becomes high and the timer output becomes high again. The discharging Tr. turns off and the  $V_{C1}$  rises again.

In the above process, the section where the timer output is high is the time it takes for the  $V_{C1}$  to rise from  $V_{CC}/3$  to  $2V_{CC}/3$ , and the section where the timer output is low is the time it takes for the  $V_{C1}$  to drop from  $2V_{CC}/3$  to  $V_{CC}/3$ . When timer output is high, the equivalent circuit for charging capacitor C1 is as follows:



$$C_{1} \frac{dv_{c1}}{dt} = \frac{V_{cc} - V(0-)}{R_{A} + R_{B}}$$
(1)  
$$V_{C1}(0+) = V_{CC}/3$$
(2)  
$$V_{C1}(t) = V_{CC} \left(1 - \frac{2}{3}e^{-\left(\frac{t}{(R_{A} + R_{B})C1}\right)}\right)$$
(3)

Since the duration of the timer output high state( $t_H$ ) is the amount of time it takes for the  $V_{C1}(t)$  to reach  $2V_{Cc}/3$ ,

$$V_{C1}(t) = \frac{2}{3}V_{CC} = V_{CC} \left(1 - \frac{2}{3}e^{-\left(-\frac{t_H}{(R_A + R_B)C1}\right)}\right)$$

$$t_H = C_1(R_A + R_B)In2 = 0.693(R_A + R_B)C_1$$
(5)

The equivalent circuit for discharging capacitor C1 when timer output is low as follows:



$$C_1 \frac{dv_{C1}}{dt} + \frac{1}{R_A + R_B} V_{C1} = 0$$
 (6)

$$V_{C1}(t) = \frac{2}{3}V_{CC}^{e} - \frac{t}{(R_A + R_D)C1}$$
 (7)

Since the duration of the timer output low state(t<sub>L</sub>) is the amount of time it takes for the V<sub>C1</sub>(t) to reach V<sub>Cc</sub>/3,

$$\frac{1}{3}V_{CC} = \frac{2}{3}V_{CC}^{-\frac{t_L}{(R_A + R_D)C1}}$$

$$t_L = C_1(R_B + R_D)In2 = 0.693(R_B + R_D)C_1$$
(9)

Since  $R_D$  is normally  $R_B >> R_D$  although related to the size of discharging Tr.,  $t_L = 0.693 R_B C_1$  (10)

Consequently, if the timer operates in astable, the period is the same with

'T=t<sub>H</sub>+t<sub>L</sub>=0.693(RA+R<sub>B</sub>)C<sub>1</sub>+0.693R<sub>B</sub>C<sub>1</sub>=0.693(R<sub>A</sub>+2R<sub>B</sub>)C<sub>1</sub>' because the period is the sum of the charge time and discharge time. And since frequency is the reciprocal of the period, the following applies.

frequency, 
$$f = \frac{1}{T} = \frac{1.44}{(R_A + 2R_B)C_1}$$
 (11)

#### 3. Frequency divider

By adjusting the length of the timing cycle, the basic circuit of Figure 1 can be made to operate as a frequency divider. Figure 8. illustrates a divide-by-three circuit that makes use of the fact that retriggering cannot occur during the timing cycle.



 $R_{\Delta}$ =9.1k $\Omega$ ,  $R_{L}$ =1k $\Omega$ , C1=0.01uF, Vcc=5V

Figure 8. Waveforms of Frequency Divider Operation

#### 4. Pulse Width Modulation

The timer output waveform may be changed by modulating the control voltage applied to the timer's pin 5 and changing the reference of the timer's internal comparators. Figure 9. illustrates the pulse width modulation circuit.

When the continuous trigger pulse train is applied in the monostable mode, the timer output width is modulated according to the signal applied to the control terminal. Sine wave as well as other waveforms may be applied as a signal to the control terminal. Figure 10 shows an example of pulse width modulation waveform.





Figure 9. Circuit for Pulse Width Modulation

Figure 10. Waveforms of Pulse Width Modulation

#### 5. Pulse Position Modulation

If the modulating signal is applied to the control terminal while the timer is connected for a stable operation as in Figure 11, the timer becomes a pulse position modulator.

In the pulse position modulator, the reference of the timer's internal comparators is modulated which in turn modulates the timer output according to the modulation signal applied to the control terminal.

Figure 12 illustrates a sine wave for modulation signal and the resulting output pulse position modulation: however, any wave shape could be used.





Figure 11. Circuit for Pulse Position Modulation

Figure 12. Waveforms of pulse position modulation

#### 6. Linear Ramp

When the pull-up resistor RA in the monostable circuit shown in Figure 1 is replaced with constant current source, the  $V_{C1}$  increases linearly, generating a linear ramp. Figure 13 shows the linear ramp generating circuit and Figure 14 illustrates the generated linear ramp waveforms.





Figure 13. Circuit for Linear Ramp

Figure 14. Waveforms of Linear Ramp

In Figure 13, current source is created by PNP transistor Q1 and resistor R1, R2, and RE.

$$I_{C} = \frac{V_{CC} - V_{E}}{R_{E}}$$
 (12)  
Here,  $V_{E}$  is  
 $V_{E} = V_{BE} + \frac{R_{2}}{R_{1} + R_{2}} V_{CC}$  (13)

For example, if Vcc=15V, RE=20k $\Omega$ , R1=5kW, R2=10k $\Omega$ , and VBE=0.7V, VE=0.7V+10V=10.7V Ic=(15-10.7)/20k=0.215mA When the trigger is started in a timer configured as shown in Figure 13, the current flowing to capacitor C1 becomes a constant current generated by PNP transistor and resistors.

Hence, the V<sub>C</sub> is a linear ramp function as shown in Figure 14. The gradient S of the linear ramp function is defined as follows:

$$S = \frac{V_{p-p}}{T}$$
 (14)

Here the Vp-p is the peak-to-peak voltage.

If the electric charge amount accumulated in the capacitor is divided by the capacitance, the VC comes out as follows:

$$V=Q/C$$
 (15)

The above equation divided on both sides by T gives us

$$\frac{V}{T} = \frac{Q/T}{C}$$
 (16)

and may be simplified into the following equation.

$$S=I/C$$
 (17)

In other words, the gradient of the linear ramp function appearing across the capacitor can be obtained by using the constant current flowing through the capacitor.

If the constant current flow through the capacitor is 0.215mA and the capacitance is 0.02uF, the gradient of the ramp function at both ends of the capacitor is S = 0.215m/0.022u = 9.77V/ms.

### **Mechanical Dimensions**

### **Package**

#### **Dimensions in millimeters**



### **Mechanical Dimensions** (Continued)

### **Package**

#### **Dimensions in millimeters**

# 8-SOP



# **Ordering Information**

| Product Number | Package | Operating Temperature |  |
|----------------|---------|-----------------------|--|
| LM555CN        | 8-DIP   | 0 ~ +70°C             |  |
| LM555CM        | 8-SOP   | 0~+70 C               |  |
| Product Number | Package | Operating Temperature |  |
| NE555N         | 8-DIP   | 0 ~ +70°C             |  |
| NE555D         | 8-SOP   | 0~+100                |  |
| Product Number | Package | Operating Temperature |  |
| SA555          | 8-DIP   | -40 ~ +85°C           |  |
| SA555D         | 8-SOP   | -40 ~ TOO C           |  |

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### **LIFE SUPPORT POLICY**

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.